首页> 外文期刊>International Journal of Performability Engineering >A Cache Consistency Protocol with Improved Architecture
【24h】

A Cache Consistency Protocol with Improved Architecture

机译:具有改进架构的缓存一致性协议

获取原文
获取原文并翻译 | 示例
           

摘要

With the technical innovation of microprocessors, the application of cache memory prevents the main memory from limiting the development of microprocessors. However, the introduction of Cache also brings the cache coherence problem while the microprocessor performance is being improved. Based on this problem, this paper designs an improved CMP architecture model and proposes a new Cache Coherence Protocol Based on Virtual Bus (CCPBVB). Firstly, the D-Cache virtual bus is added to the architecture to realize the point-to-point consistency transaction transmission, avoiding the bus idle phenomenon caused by the polling query method that the broadcast consistency transaction must follow, while also improving the effective utilization rate of the bus. Then, in order to reduce the access delay caused by the ping-pong phenomenon in the cache memory, a protocol is designed to improve the C hit rate, which combines the write invalid strategy and write update strategy between the private cache to reduce the delay time of the system. The experimental results show that the proposed protocol not only improves the bus utilization, but also reduces the C access delay.
机译:随着微处理器的技术创新,高速缓冲存储器的应用可防止主存储器限制微处理器的开发。但是,在进行微处理器性能时,高速缓存的引入也会引入高速缓存相干问题。在此问题的基础上,本文设计了一种改进的CMP架构模型,并提出了一种基于虚拟总线(CCPBVB)的新高速缓存相辅协议协议。首先,将D-Cache虚拟总线添加到架构中以实现点对点一致性事务传输,避免了由投票查询方法引起的广播一致性事务必须遵循的路线空闲现象,同时还提高了有效利用率公共汽车的速度。然后,为了减少由高速缓冲存储器中Ping-Pong现象引起的访问延迟,旨在提高C命中率,该命令率与私有缓存之间的写入无效策略和写入更新策略相结合以减少延迟系统的时间。实验结果表明,所提出的协议不仅提高了总线利用率,还可以降低C访问延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号