...
首页> 外文期刊>International Journal of High Performance Computing and Networking >Hardware support for message-passing in chip multi-processors
【24h】

Hardware support for message-passing in chip multi-processors

机译:用于芯片传递的硬件支持多处理器

获取原文
获取原文并翻译 | 示例
           

摘要

Compared with the traditional shared-memory programming model, message passing models for chip multiprocessors (CMPs) have distinct advantages due to the relative ease of validation and the fact that they are more portable. This paper proposes a design of integrating a message-passing engine into each router of the network-on-chip as well as the programming-friendly message passing interface for these engines. Combined with the DMA mechanism, the proposed design applies the on-chip RAM as intermediary message buffer, and frees the CPU core from message-passing operations to a large extent. The detailed design and implementation, including the register-transfer-level (RTL) descriptions of the engine, are presented. Evaluations show that: compared with the software-based solution, it can decrease the message passing latency by one or two orders of magnitude. Co-simulation also demonstrates that the proposed designs effectively boost the performance of point-to-point communications on-chip, while the consumptions of power and chip-area are both limited.
机译:与传统的共享记忆编程模型相比,由于验证相对易于易于易于易于易于验证以及它们更具便携式的事实,芯片多处理器(CMP)的消息传递模型具有不同的优点。本文提出了一种设计将消息传递引擎集成到片内的每个路由器以及这些发动机的编程友好消息传递接口。结合DMA机制,所提出的设计将片上RAM应用于中间消息缓冲区,并在很大程度上从消息传递操作中释放CPU内核。提出了详细的设计和实现,包括引擎的寄存器传输级(RTL)描述。评估表明:与基于软件的解决方案相比,它可以减少一个或两个数量级的消息传递延迟。共仿真还证明了所提出的设计有效地提高了片上点通信的性能,而电力和芯片区域的消耗均为有限。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号