首页> 外文期刊>International journal of biomedical engineering and technology >Efficient digit serial architecture for sign based least mean square adaptive filter for denoising of artefacts in ECG signals
【24h】

Efficient digit serial architecture for sign based least mean square adaptive filter for denoising of artefacts in ECG signals

机译:基于符号的高效位串行架构,基于均值的均方自适应滤波器,用于ECG信号中的人工制品去噪

获取原文
获取原文并翻译 | 示例
       

摘要

Variants of Least Mean Square algorithm, namely the Sign Error, Sign Regressor and Sign-Sign Least Mean Square algorithms are meant for reducing computational complexity in digital adaptive filters in denoising electrocardiogram signals. In adaptive filtering using Sign-Sign algorithm, the adders and multipliers in the existing method take the coefficients in canonic signed power of two form which assures that between two non-zero there should be one zero in signed power of two digits and they can process only one bit per clock cycle and so is the filter resulting in low speed. In this paper, digit serial adder and digit serial multiplier are proposed to design the Sign-Sign Least Mean Square filter, which increases the speed by processing two bits per clock cycle. The digit serial adder and digit serial multiplier are used to design the Sign-Sign based adaptive filter in which unfolding technique is used for digit serial realisation. The unfolding factor of K = 2 is chosen to increase the speed of the design. The coefficients and its inputs are represented in Canonic Signed Digit form. Adder, multiplier, adaptive filter of both existing and proposed method are simulated using Mentor Graphics and synthesised using Synopsys Design Compiler Tool with 90 nm technology. From the results it is observed that the speed of the proposed digit serial Sign-Sign Least Mean Square filter is increased by 54.5% and the area of the filter is decreased by 4.21% compared to the bit serial Sign-Sign Least Mean Square filter.
机译:最小均方算法的变体,即符号误差,符号回归和标志最少均值方形算法旨在降低数字自适应滤波器中的数字自适应滤波器中的计算复杂性。在使用符号符号算法的自适应滤波中,现有方法中的添加剂和乘法器采用两个形式的码符号功率的系数,这确保了两个非零之间的两个数字,两个数字的符号功率应该是一个零,并且它们可以处理每个时钟周期只有一位,过滤器是导致低速的过滤器。在本文中,提出了数字串行加法器和数字串行乘法器来设计标志 - 标签最少均方滤波器,通过处理每时钟周期的两个比特来增加速度。数字串行加法器和数字串行乘法器用于设计基于符号的自适应滤波器,其中展开技术用于数字串行实现。选择k = 2的展开因子以提高设计的速度。系数及其输入以Canonic签名的数字形式表示。使用导师图形模拟现有和提议方法的加法器,乘数,自适应滤波器,并使用具有90 nm技术的Synopsys设计编译器工具合成。从结果开始,观察到所提出的数字串行标志 - 标志最少平均方滤波器的速度增加了54.5%,与比特串行标志 - 标志最少均方滤波器相比,过滤器面积减少了4.21%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号