...
首页> 外文期刊>電子情報通信学会技術研究報告. VLSI設計技術. VLSI Design Technologies >Estimating equivalent gate input waveform for static timing analysis - coping with waveform distortion due to VDSM processes
【24h】

Estimating equivalent gate input waveform for static timing analysis - coping with waveform distortion due to VDSM processes

机译:估计等效栅极输入波形以进行静态时序分析-应对由于VDSM工艺导致的波形失真

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper proposes a method that captures diverse input waveforms of CMOS gates for static timing analysis. Conventionally transition time is calculated as the time difference of crossing two reference voltages, and 50% crossing time is the same with that of the original waveform. But this method cannot handle the waveform diversity caused by VDSM issues, such as crosstalk, resistive shielding and inductance. The proposed method substitute equivalent gate input waveform for the reference-point-base waveform. Our method basically utilizes least square fitting, and we improve it so as to consider gate output loading. With the proposed slew calculation, we can perform accurate static timing analysis for diverse gate input waveforms in VDSM technologies.
机译:本文提出了一种捕获CMOS门的各种输入波形以进行静态时序分析的方法。常规上,过渡时间是将两个参考电压相交的时间差来计算的,并且50%的相交时间与原始波形的相交时间相同。但是这种方法不能处理由VDSM问题引起的波形分集,例如串扰,电阻屏蔽和电感。所提出的方法用等效门输入波形代替参考点基波形。我们的方法基本上利用最小二乘拟合,并且我们对其进行了改进以考虑门输出负载。通过建议的压摆计算,我们可以对VDSM技术中的各种门输入波形执行准确的静态时序分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号