...
首页> 外文期刊>Journal of Semiconductors >On-chip power-combining techniques for watt-level linear power amplifiers in 0.18 μm CMOS
【24h】

On-chip power-combining techniques for watt-level linear power amplifiers in 0.18 μm CMOS

机译:适用于0.18μmCMOS的瓦特级线性功率放大器的片上功率合并技术

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Three linear CMOS power amplifiers (PAs) with high output power (more than watt-level output power) for high data-rate mobile applications are introduced. To realize watt-level output power, there are two 2.4 GHz PAs using an on-chip parallel combining transformer (PCT) and one 1.95 GHz PA using an on-chip series combining transformer (SCT) to combine output signals of multiple power stages. Furthermore, some linearization techniques including adaptive bias, diode linearizer, multi-gated transistors (MGTR) and the second harmonic control are applied in these PAs. Using the proposed power combiner, these three PAs are designed and fabricated in TSMC 0.18 μm RFCMOS process. According to the measurement results, the proposed two linear 2.4 GHz PAs achieve a gain of 33.2 dB and 34.3 dB, a maximum output power of 30.7 dBm and 29.4 dBm, with 29% and 31.3% of peak PAE, respectively. According to the simulation results, the presented linear 1.95 GHz PA achieves a gain of 37.5 dB, a maximum output power of 34.3 dBm with 36.3% of peak PAE.
机译:推出了三个线性CMOS功率放大器(PA),它们具有高输出功率(超过瓦特级输出功率),用于高数据速率移动应用。为了实现瓦特级输出功率,有两个使用片上并行组合变压器(PCT)的2.4 GHz PA和一个使用片上串联组合变压器(SCT)组合多个功率级的输出信号的1.95 GHz PA。此外,在这些PA中应用了一些线性化技术,包括自适应偏置,二极管线性化器,多栅极晶体管(MGTR)和二次谐波控制。使用拟议的功率合成器,这三个功率放大器采用TSMC 0.18μmRFCMOS工艺进行设计和制造。根据测量结果,提出的两个线性2.4 GHz PA分别实现了33.2 dB和34.3 dB的增益,30.7 dBm和29.4 dBm的最大输出功率,分别具有峰值PAE的29%和31.3%。根据仿真结果,提出的线性1.95 GHz PA可获得37.5 dB的增益,最大输出功率为34.3 dBm,峰值PAE为36.3%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号