...
首页> 外文期刊>Journal of systems architecture >Fast and energy-frugal deterministic test through efficient compression and compaction techniques
【24h】

Fast and energy-frugal deterministic test through efficient compression and compaction techniques

机译:通过有效的压缩和压实技术进行快速,省力的确定性测试

获取原文
获取原文并翻译 | 示例
           

摘要

Conversion of the flip-flops of the circuit into scan cells helps ease the test challenge; yet test application time is increased as serial shift operations are employed. Furthermore, the transitions that occur in the scan chains during these shifts reflect into significant levels of circuit switching unnecessarily, increasing the power dissipated. Judicious encoding of the correlation among the test vectors and construction of a test vector through predecessor updates helps reduce not only test application time but also scan chain transitions as well. Such an encoding scheme, which additionally reduces test data volume, can be further enhanced through appropriately ordering and padding of the test cubes given. The experimental results confirm the significant reductions in test application time, test data volume and test power achieved by the proposed compression methodology.
机译:将电路的触发器转换成扫描单元有助于减轻测试难度;然而,随着采用串行移位操作,测试应用时间会增加。此外,在这些移位期间在扫描链中发生的过渡会不必要地反映到较高水平的电路切换中,从而增加了功耗。通过先前的更新对测试向量之间的相关性进行正确编码和构建测试向量,不仅有助于减少测试应用时间,而且还可以减少扫描链转换。通过适当地对给定的测试立方体进行排序和填充,可以进一步增强这种编码方案,该编码方案可进一步减少测试数据量。实验结果证实了通过所提出的压缩方法所实现的测试应用时间,测试数据量和测试能力的显着减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号