首页> 外文期刊>Journal of systems architecture >Application of deterministic and stochastic Petri-Nets for performance modeling of NoC architectures
【24h】

Application of deterministic and stochastic Petri-Nets for performance modeling of NoC architectures

机译:确定性和随机Petri网在NoC架构性能建模中的应用

获取原文
获取原文并翻译 | 示例
           

摘要

The design of appropriate communication architectures for complex Systems-on-Chip (SoC) is a challenging task. One promising alternative to solve these problems are Networks-on-Chip (NoCs). Recently, the application of deterministic and stochastic Petri-Nets (DSPNs) to model on-chip communication has been proven to be an attractive method to evaluate and explore different communication aspects. In this contribution the modeling of basic NoC communication scenarios featuring different processor cores, network topologies and communication schemes is presented. In order to provide a testbed for the verification of modeling results a state-of-the-art FPGA-platform has been utilized. This platform allows to instantiate a soft-core processor network which can be adapted in terms of communication network topologies and communication schemes. It will be shown that DSPN modeling yields good communication performance prediction results at low modeling effort. Different DSPN modeling aspects in terms of accuracy and computational effort are discussed.
机译:为复杂的片上系统(SoC)设计适当的通信体系结构是一项艰巨的任务。解决这些问题的一种有希望的替代方法是片上网络(NoC)。最近,已证明将确定性和随机Petri网(DSPN)应用于片上通信模型是评估和探索不同通信方面的一种有吸引力的方法。在此贡献中,介绍了具有不同处理器内核,网络拓扑和通信方案的基本NoC通信方案的建模。为了提供用于验证建模结果的测试平台,已使用了最新的FPGA平台。该平台允许实例化可根据通信网络拓扑和通信方案进行调整的软核处理器网络。将显示出,DSPN建模在较低的建模工作量下产生了良好的通信性能预测结果。就准确性和计算量而言,讨论了不同的DSPN建模方面。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号