首页> 外文期刊>Journal of systems architecture >Efficient smart-camera accelerator: A configurable motion estimator dedicated to video codec
【24h】

Efficient smart-camera accelerator: A configurable motion estimator dedicated to video codec

机译:高效的智能相机加速器:专用于视频编解码器的可配置运动估计器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Smart cameras are used in a large range of applications. Usually the smart cameras transmit the video or/ and extracted information from the video scene, frequently on compressed format to fit with the application requirements. An efficient hardware accelerator that can be adapted and provide the required coding performances according to the events detected in the video, the available network bandwidth or user requirements, is therefore a key element for smart camera solutions. We propose in this paper to focus on a key part of the compression system: motion estimation. We have developed a flexible hardware implementation of the motion estimator based on FPGA component, fully compatible with H.264, which enables the integer motion search, the fractional search and variable block size to be selected and adjusted. The main contributions of this paper are the definition of an architecture allowing flexibility and some new hardware optimizations of the architecture of the motion estimation allowing the improvement of the performances (computing time or hardware resources) compared to the state of the art. The paper describes the design and proposes a comparison with state-of-art architectures. The obtained FPGA based architecture can process integer motion estimation on 720x576 video streams at 67 fps using full search strategy, and sub-pel refinement up to 650 KMacroblocks/s.
机译:智能相机的应用范围很广。通常,智能相机通常以压缩格式传输视频或/和从视频场景中提取的信息,以满足应用需求。因此,可以根据视频中检测到的事件,可用网络带宽或用户要求进行调整并提供所需编码性能的高效硬件加速器,是智能相机解决方案的关键要素。我们在本文中建议将重点放在压缩系统的关键部分:运动估计。我们基于FPGA组件开发了一种灵活的运动估计器硬件实现,它与H.264完全兼容,从而可以选择和调整整数运动搜索,分数搜索和可变块大小。本文的主要贡献是定义了允许灵活性的体系结构,并且对运动估计的体系结构进行了一些新的硬件优化,与现有技术相比,可以改善性能(计算时间或硬件资源)。本文描述了该设计,并提出了与最新架构的比较。所获得的基于FPGA的体系结构可以使用完整搜索策略以67 fps的速率处理720x576视频流的整数运动估计,并且子像素优化速度可达650 KMacroblocks / s。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号