首页> 外文期刊>Progress in photovoltaics >Development of an IEC test for crystalline silicon modules to qualify their resistance to system voltage stress
【24h】

Development of an IEC test for crystalline silicon modules to qualify their resistance to system voltage stress

机译:针对结晶硅模块开发IEC测试以验证其抵抗系统电压应力的能力

获取原文
获取原文并翻译 | 示例
           

摘要

IEC 62804 Ed. 1, System voltage durability qualification test for crystalline silicon modules, is being developed. First, two module designs are compared in chamber and in the natural environment of Florida (USA). From these results, a stress level of 60 °C, 85% relative humidity, a bias of nameplate system voltage, 96 h dwell, and a pass/fail limit of 5% relative power degradation at 25 °C and 1000W/m~2 irradiance is initially proposed for the draft protocol. This paper next focuses on one of the main controversies within the development of this standard—the use of damp heat in an environmental chamber versus a conductive foil to complete the circuit to ground during the test. Conventional 60-cell multicrystalline silicon modules with (i) a standard aluminum frame, (ii) a modified frame, and (iii) a rear rail design were tested for potential-induced degradation (PID). These three module designs were stressed at the draft protocol conditions stated above and outdoors, applying negative system voltage bias during hours of daylight to simulate array voltage. The damp heat environmental chamber tests run according to the protocol distinguish the relative resistance of five module designs to PID in the field and correctly rank-order the durability in the field to the extent tested (up to 28 months). Finally, the degradation rate is determined at 25 °C using a foil to ground the module face on a subset of modules susceptible to PID, and the results with respect to measured field performance of the modules are discussed.
机译:IEC 62804版本1,正在开发针对晶体硅模块的系统电压耐久性鉴定测试。首先,比较了两个模块的设计,分别在室内和佛罗里达州(美国)的自然环境中进行。从这些结果可以看出,在25°C和1000W / m〜2的压力下,应力水平为60°C,相对湿度为85%,铭牌系统电压偏置为96 h保压,合格/不合格极限为5%相对功率下降最初建议对协议草案进行辐照。接下来,本文重点讨论此标准制定过程中的主要争议之一-在测试过程中在环境室中使用湿热与导电箔来完成电路接地。测试了具有(i)标准铝框架,(ii)改进框架和(iii)后轨设计的常规60单元多晶硅模块的电势诱发退化(PID)。这三个模块的设计在上述草案协议条件下以及室外都受到了压力,在白天,应用负的系统偏置电压来模拟阵列电压。根据协议进行的湿热环境室测试区分了五个模块设计在现场对PID的相对电阻,并在测试范围内(长达28个月)正确地对耐久性进行了排序。最后,使用箔将模块表面在易受PID影响的模块子集上接地,在25°C下确定降解速率,并讨论有关模块实测性能的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号