首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Power optimization of core-based systems by address bus encoding
【24h】

Power optimization of core-based systems by address bus encoding

机译:通过地址总线编码对基于内核的系统进行功率优化

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents a solution to the problem of reducing the power dissipated by a digital system containing an intellectual proprietary core processor which repeatedly executes a special-purpose program. The proposed method relies on a novel, application-dependent low-power address bus encoding scheme. The analysis of the execution traces of a given program allows an accurate computation of the correlations that may exist between blocks of bits in consecutive patterns; this information can be successfully exploited to determine an encoding which sensibly reduces the bus transition activity. Experimental results, obtained on a set of special-purpose applications, are very satisfactory; reductions of the bus activity up to 64.8% (41.8% on average) have been achieved over the original address streams. In addition, data concerning the quality and the performance of the automatically synthesized encoding/decoding circuits, as well as the results obtained for a realistic core-based design, indicate the practical usefulness of the proposed power optimization strategy.
机译:本文提出了一种解决方案,该方案可降低包含智能核心处理器的数字系统的功耗,该数字处理器重复执行特殊用途的程序。所提出的方法依赖于新颖的,与应用有关的低功率地址总线编码方案。通过分析给定程序的执行轨迹,可以准确计算出连续模式中的位块之间可能存在的相关性。可以成功利用此信息来确定合理减少总线过渡活动的编码。在一组特殊用途上获得的实验结果非常令人满意。与原始地址流相比,总线活动减少了多达64.8%(平均为41.8%)。此外,有关自动合成的编码/解码电路的质量和性能的数据,以及针对实际的基于核的设计获得的结果,表明了所提出的功率优化策略的实际实用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号