...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Analysis and Implementation of Multiple–Input, Multiple–Output VBLAST Receiver From Area and Power Efficiency Perspective
【24h】

Analysis and Implementation of Multiple–Input, Multiple–Output VBLAST Receiver From Area and Power Efficiency Perspective

机译:从面积和功率效率的角度分析多输入多输出VBLAST接收机的分析和实现

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents an analysis of the vertical Bell Laboratories layered space time (VBLAST) receiver used in a multiple-input multiple-output (MIMO) wireless system from the hardware implementation perspective and identifies those processing elements that consume more area and power due to complex signal processing. This paper models a scalable VBLAST receiver based on minimum mean square error (MMSE) nulling criteria assuming a block flat fading channel. After identifying the major area and power consuming blocks, this paper proposes two area and power efficient VLSI architectures for the block that computes pseudoinverse of the channel matrix. This paper discusses different tradeoff issues in both architectures and compares them with the architectures in the literature
机译:本文从硬件实现的角度对在多输入多输出(MIMO)无线系统中使用的垂直贝尔实验室分层时空(VBLAST)接收器进行了分析,并确定了由于复杂而消耗更多面积和功率的处理元件信号处理。本文基于最小均方误差(MMSE)归零准则对可扩展VBLAST接收器进行建模,并假设其为一个块平坦衰落信道。在确定了主要的面积和功耗模块之后,本文针对用于计算通道矩阵伪逆的模块提出了两种面积和功耗高效的VLSI架构。本文讨论了两种架构中的不同权衡问题,并将它们与文献中的架构进行比较

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号