...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Design and implementation of a high-speed matrix multiplier based on word-width decomposition
【24h】

Design and implementation of a high-speed matrix multiplier based on word-width decomposition

机译:基于字宽分解的高速矩阵乘法器的设计与实现

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a flexible 2/spl times/2 matrix multiplier architecture. The architecture is based on word-width decomposition for flexible but high-speed operation. The elements in the matrices are successively decomposed so that a set of small multipliers and simple adders are used to generate partial results, which are combined to generate the final results. An energy reduction mechanism is incorporated in the architecture to minimize the power dissipation due to unnecessary switching of logic. Two types of decomposition schemes are discussed, which support 2's complement inputs, and its overall functionality is verified and designed with a field-programmable gate array (FPGA). The architecture can be easily extended to a reconfigurable matrix multiplier. We provide results on performance of the proposed architecture from FPGA post-synthesis results. We summarize design factors influencing the overall execution speed and complexity.
机译:本文提出了一种灵活的2 / spl times / 2矩阵乘法器架构。该体系结构基于字宽分解,可实现灵活但高速的操作。矩阵中的元素被连续分解,以便使用一组小的乘法器和简单的加法器来生成部分结果,将这些结果组合起来以生成最终结果。架构中集成了一种节能机制,可将由于不必要的逻辑切换而导致的功耗降至最低。讨论了两种分解方案,它们支持2的补码输入,并使用现场可编程门阵列(FPGA)验证和设计了其总体功能。该体系结构可以轻松扩展为可重新配置的矩阵乘法器。我们从FPGA后合成结果中提供了所提出架构性能的结果。我们总结了影响整体执行速度和复杂性的设计因素。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号