首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 14-GHz AC-Coupled Clock Distribution Scheme With Phase Averaging Technique Using Single LC-VCO and Distributed Phase Interpolators
【24h】

A 14-GHz AC-Coupled Clock Distribution Scheme With Phase Averaging Technique Using Single LC-VCO and Distributed Phase Interpolators

机译:使用单个LC-VCO和分布式相位内插器的具有相位平均技术的14 GHz AC耦合时钟分配方案

获取原文
获取原文并翻译 | 示例
       

摘要

In this paper, we report the world's first ac-coupled clock distribution circuit for low-power and high-frequency clock distribution. By employing the proposed ac-coupled LC-based voltage-controlled oscillator (LC-VCO) and phase interpolators, the use of conventional current-mode-logic (CML) buffers with large power requirements can be prevented, and power consumption for clock distribution can be reduced. With the aim of verifying the effectiveness of the proposed circuit, test chips were designed and fabricated in 0.18-$mu$m mixed-signal CMOS technology. The measured results indicated a 14.007 GHz clock distribution to four points whose pitches are 450 $mu$ m, with 6.9 mW of power. The phase noise was measured to be $-$79.06 dBc/Hz at a 100 kHz offset, $-$ 101.66 dBc/Hz at a 1 MHz offset, and $-$107.25 dBc/Hz at a 10 MHz offset, with a clock frequency of 12.96 GHz. Furthermore, a phase averaging technique for reducing phase deviation was proposed and theoretically investigated.
机译:在本文中,我们报告了世界上第一个用于低功率和高频时钟分配的交流耦合时钟分配电路。通过采用建议的交流耦合基于LC的压控振荡器(LC-VCO)和相位内插器,可以避免使用具有大功率需求的常规电流模式逻辑(CML)缓冲器,并且可以降低时钟分配的功耗可以减少。为了验证所提出电路的有效性,测试芯片采用0.18-μm混合信号CMOS技术进行设计和制造。测量结果表明,将14.007 GHz时钟分配到四个点,其节距为450μm,功率为6.9 mW。相位噪声在100 kHz偏移下测得为$-$ 79.06 dBc / Hz,在1 MHz偏移下测得为$-$ 101.66 dBc / Hz,在10 MHz偏移下为$-$ 107.25 dBc / Hz,时钟频率为12.96 GHz。此外,提出了一种减少相位偏差的相位平均技术,并进行了理论研究。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号