首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Selected Transition Time Adjustment for Tolerating Crosstalk Effects on Network-on-Chip Interconnects
【24h】

Selected Transition Time Adjustment for Tolerating Crosstalk Effects on Network-on-Chip Interconnects

机译:选定的过渡时间调整,以容忍片上网络互连上的串扰效应

获取原文
获取原文并翻译 | 示例
           

摘要

With the shrink of technology to the nanometer scale, network-on-chip (NOC) has become a reasonable solution for connecting many cores on a single chip. It suffers however from increasingly serious interconnect crosstalk effects, which constrain the overall performance of NOC systems. In this paper, a crosstalk tolerance method is proposed for reducing bus delay on NOC interconnects. Crosstalk-induced latency is predicted by analyzing the possible crosstalk effects of adjacent patterns stored in an NOC router. Transition times of selected bits are then adjusted to relieve these predicted crosstalk-induced effects. Experimental results on interconnects show that the proposed method can achieve the same bus delay reduction as the insertion of extra shielding wires into two adjacent wires, while the proposed method requires no extra wires. Compared with previous methods using a dual rail code, a crosstalk avoidance code, and/or a variable clock, the proposed approach provides a larger reduction of bus delay with less area overhead.
机译:随着技术的发展到纳米级,片上网络(NOC)已成为在单个芯片上连接多个内核的合理解决方案。但是,它受到越来越严重的互连串扰影响,从而限制了NOC系统的整体性能。本文提出了一种串扰容忍方法,以减少NOC互连上的总线延迟。通过分析存储在NOC路由器中的相邻模式的可能的串扰效应,可以预测串扰引起的等待时间。然后调整选定位的转换时间,以减轻这些预测的串扰引起的影响。在互连上的实验结果表明,该方法可以实现与将额外的屏蔽线插入两条相邻的线中相同的总线延迟降低,而该方法不需要额外的线。与使用双轨码,串扰避免码和/或可变时钟的先前方法相比,所提出的方法提供了更大的总线延迟减少且具有更少的面积开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号