...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Reduced-Complexity Architecture for LDPC Layered Decoding Schemes
【24h】

A Reduced-Complexity Architecture for LDPC Layered Decoding Schemes

机译:LDPC分层解码方案的简化复杂性体系结构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A reduced-complexity low density parity check (LDPC) layered decoding architecture is proposed using an offset permutation scheme in the switch networks. This method requires only one shuffle network, rather than the two shuffle networks which are used in conventional designs. In addition, we use a block parallel decoding scheme by suitably mapping between required memory banks and processing units in order to increase the decoding throughput. The proposed architecture is realized for a 672-bit, rate-1/2 irregular LDPC code on a Xilinx Virtex-4 FPGA device. The design achieves an information throughput of 822 Mb/s at a clock speed of 335 MHz with a maximum of 8 iterations.
机译:利用交换网络中的偏移置换方案,提出了一种降低复杂度的低密度奇偶校验(LDPC)分层解码架构。该方法仅需要一个混洗网络,而不需要常规设计中使用的两个混洗网络。此外,我们通过在所需的存储体和处理单元之间进行适当的映射来使用块并行解码方案,以提高解码吞吐量。在Xilinx Virtex-4 FPGA器件上为672位,速率为1/2的不规则LDPC代码实现了所建议的体系结构。该设计在335 MHz的时钟速度下实现了822 Mb / s的信息吞吐量,最多进行了8次迭代。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号