...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >PVT Variation Tolerant Current Source With On-Chip Digital Self-Calibration
【24h】

PVT Variation Tolerant Current Source With On-Chip Digital Self-Calibration

机译:具有片上数字自校准功能的PVT容差电流源

获取原文
获取原文并翻译 | 示例
           

摘要

A current source with a small current error has been proposed to maintain the bandwidth of the system without an increase in power consumption for a margin. It minimizes the current error under process, supply voltage, and temperature (PVT) variations. Because the on-resistance of the nMOS array is self-calibrated digitally by an on-chip digital PVT detector, a current error of only ${pm}$ 2% is achieved. The current source has been implemented in an 80-nm CMOS process, occupies 0.018 mm$^{2}$ and consumes 94.9 $mu$ W at a supply voltage of 1.0 V.
机译:已经提出了具有小的电流误差的电流源,以维持系统的带宽而不会在功耗上增加余量。它将过程,电源电压和温度(PVT)变化下的电流误差降至最低。由于nMOS阵列的导通电阻是通过片上数字PVT检测器进行数字自校准的,因此电流误差仅为$ {pm} $ 2%。电流源已在80纳米CMOS工艺中实现,占地0.018毫米{{2} $,在1.0 V的电源电压下消耗94.9μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号