...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Low-Cost, Systematic Methodology for Soft Error Robustness of Logic Circuits
【24h】

A Low-Cost, Systematic Methodology for Soft Error Robustness of Logic Circuits

机译:一种低成本,系统化的逻辑电路软错误鲁棒性方法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Due to current technology scaling trends such as shrinking feature sizes and decreasing supply voltages, circuit reliability is becoming more susceptible to radiation-induced transient faults (soft errors). Soft errors, which have been a great concern in memories, are now a main factor in reliability degradation of logic circuits as well. In this paper, we present a systematic and integrated methodology for circuit robustness to soft errors. The proposed soft error rate (SER) reduction framework, based on redundancy addition and removal (RAR), aims at eliminating those gates with large contribution to the overall SER. Several metrics and constraints are introduced to guide the RAR-based approach toward SER reduction. Furthermore, we integrate a resizing strategy into our framework, as post-RAR additive SER optimization. The strategy can identify most critical gates to be upsized and thereby, minimize area and power overheads while maintaining a high level of soft error robustness. Experimental results show that the proposed RAR-based framework can achieve up to 70% reduction in output failure probability. On average, about 23% SER reduction is obtained with less than 4% area overhead.
机译:由于当前技术的缩放趋势,例如缩小特征尺寸和降低电源电压,电路可靠性变得更容易受到辐射引起的瞬态故障(软错误)的影响。软错误一直是存储器中非常关注的问题,现在也是逻辑电路可靠性下降的主要因素。在本文中,我们提出了一种针对软错误的电路鲁棒性的系统集成方法。拟议的软错误率(SER)减少框架基于冗余增加和消除(RAR),旨在消除那些对整个SER有很大贡献的门。引入了一些指标和约束,以指导基于RAR的方法减少SER。此外,我们将调整大小的策略集成到我们的框架中,作为RAR后的SER优化。该策略可以确定要放大的最关键的门,从而在保持较高水平的软错误鲁棒性的同时,最大程度地减小面积和功耗。实验结果表明,提出的基于RAR的框架可以将输出失败概率降低多达70%。平均而言,以不到4%的面积开销获得了约23%的SER降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号