...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Reliability Enhanced Address Mapping Strategy for Three-Dimensional (3-D) NAND Flash Memory
【24h】

A Reliability Enhanced Address Mapping Strategy for Three-Dimensional (3-D) NAND Flash Memory

机译:三维(3-D)NAND闪存的可靠性增强型地址映射策略

获取原文
获取原文并翻译 | 示例

摘要

The linear scaling down of NAND flash memory is approaching its physical, electrical, and reliability limitations. To maintain the current trend of increasing bit density and reducing bit per cost, 3-D flash memory is emerging as a viable solution to fulfill the ever-increasing demands of storage capacity. In 3-D NAND flash memory, multiple layers are stacked to provide ultrahigh density storage devices. However, the physical architecture of 3-D flash memory leads to a higher probability of disturbance to adjacent physical pages and greatly increases bit error rates. This paper presents a novel physical-location-aware address mapping strategy for 3-D NAND flash memory. It permutes the physical mapping of pages and maximizes the distance between the consecutively logical pages, which can significantly reduce the disturbance to adjacent physical pages and effectively enhance the reliability. The proposed mapping strategy is applied to a representative flash storage system. Experimental results show that the proposed scheme can reduce uncorrectable page errors by 70.16% with less than 10.01% space overhead in comparison with the baseline scheme.
机译:NAND闪存的线性缩小正在接近其物理,电气和可靠性限制。为了保持当前增加比特密度和减少单位成本比特数的趋势,3-D闪存作为满足不断增长的存储容量需求的可行解决方案正在出现。在3-D NAND闪存中,多层堆叠在一起以提供超高密度存储设备。然而,3-D闪存的物理架构导致对相邻物理页的干扰的可能性更高,并且大大增加了误码率。本文提出了一种用于3-D NAND闪存的新颖的物理位置感知地址映射策略。它对页面的物理映射进行置换,并使连续的逻辑页面之间的距离最大化,从而可以大大减少对相邻物理页面的干扰,并有效地提高可靠性。所提出的映射策略被应用于代表性的闪存系统。实验结果表明,与基线方案相比,该方案可以将不可校正的页面错误减少70.16%,而空间开销却不到10.01%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号