...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Linearization Technique for Binary Phase Detectors in a Collaborative Timing Recovery Circuit
【24h】

Linearization Technique for Binary Phase Detectors in a Collaborative Timing Recovery Circuit

机译:协作定时恢复电路中二进制相位检测器的线性化技术

获取原文
获取原文并翻译 | 示例
           

摘要

A multichannel clock and data recovery (CDR) circuit that employs binary phase detectors (PDs) yet achieves linear loop dynamics is presented. The proposed CDR recovers the linear information of phase errors by exploiting its collaborative timing recovery architecture. Since the collaborative CDR combines the PD outputs of the multiple data streams, a deliberate phase offset can be added to each PD to realize a high-rate oversampling PD without additional PDs. The analysis shows that there exists an optimal spacing between these deliberate phase offsets that maximizes the linearity of the proposed PD for given jitter conditions. Under these conditions, the loop dynamics of a linear, second-order CDR model agree well with the simulated responses even with a finite latency difference between the proportional and integral control paths. The linearized characteristics of the PD and the overall CDR designed for 45-nm CMOS technology are, respectively, verified by using a time-step accurate behavioral simulation.
机译:提出了一种采用二进制相位检测器(PD)的多通道时钟和数据恢复(CDR)电路,该电路可实现线性环路动态特性。所提出的CDR通过利用其协作定时恢复架构来恢复相位误差的线性信息。由于协作CDR组合了多个数据流的PD输出,因此可以将故意的相位偏移添加到每个PD,以实现无需额外PD的高速过采样PD。分析表明,在给定的抖动条件下,这些故意的相位偏移之间存在一个最佳间距,该间距可使拟议的PD的线性度最大化。在这些条件下,即使比例控制路径和积分控制路径之间存在有限的等待时间差异,线性二阶CDR模型的环路动力学也与模拟响应非常吻合。 PD的线性化特性和为45 nm CMOS技术设计的整个CDR分别通过使用时间步长精确的行为仿真进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号