...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Flexible, Efficient Multimode MIMO Detection by Using Reconfigurable ASIP
【24h】

Flexible, Efficient Multimode MIMO Detection by Using Reconfigurable ASIP

机译:通过使用可重新配置的ASIP灵活,高效的多模MIMO检测

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The combination of software flexibility and hardware configurability makes partially reconfigurable application-specific instruction-set processor (rASIP) an attractive architecture, which matches the needs of computation-intensive and fast-evolving wireless receiver algorithms. This paper describes the design of a multimode multiple-input–multiple-output (MIMO) detector by using rASIP, which supports multiple MIMO detection algorithms with different antenna and modulation configurations. The rASIP is mainly constructed using a coarse-grained reconfigurable architecture (CGRA) coupled with a processor. In MIMO detection, some important computation steps (e.g., preprocessing) or even the whole detection algorithm is realized using matrix operations. Therefore, for the rASIP, the CGRA is designed to efficiently support different matrix operations used in MIMO detection, and the processor is integrated with special instructions to implement the control path required by different algorithms. Feasibility of the proposed approach is shown by implementing three noniterative MIMO detection algorithms. To evaluate the flexibility of the proposed approach, a Markov Chain Monte Carlo based MIMO detection is also realized by mapping part of the algorithm by using matrix operations on the CGRA. Postlayout results of the rASIP are generated for the implemented detection algorithms on a 65-nm CMOS technology. Compared with some selected designs based on programmable architectures and dedicated application-specified integrated circuits (ASICs), we show that following the proposed approach, the rASIP-based multimode MIMO detection, is about 1.6–5.4 times more efficient than the programmable architectures, and it approaches the throughput performance to the dedicated ASICs.
机译:软件灵活性和硬件可配置性的结合使部分可重新配置的专用指令集处理器(rASIP)成为有吸引力的体系结构,可满足计算密集型和快速发展的无线接收器算法的需求。本文介绍了使用rASIP设计的多模式多输入多输出(MIMO)检测器的设计,该检测器支持具有不同天线和调制配置的多种MIMO检测算法。 rASIP主要使用与处理器耦合的粗粒度可重新配置体系结构(CGRA)来构建。在MIMO检测中,使用矩阵运算来实现一些重要的计算步骤(例如,预处理)或什至整个检测算法。因此,对于rASIP,CGRA被设计为有效支持MIMO检测中使用的不同矩阵运算,并且处理器与特殊指令集成在一起,以实现不同算法所需的控制路径。通过实现三种非迭代MIMO检测算法,表明了该方法的可行性。为了评估该方法的灵活性,还通过在CGRA上使用矩阵运算来映射算法的一部分,从而实现了基于马尔可夫链蒙特卡洛的MIMO检测。为在65纳米CMOS技术上实施的检测算法生成了rASIP的后布局结果。与基于可编程体系结构和专用的专用集成电路(ASIC)的某些选定设计相比,我们表明,按照提出的方法,基于rASIP的多模式MIMO检测的效率比可编程体系结构高约1.6-5.4倍,并且它使吞吐量性能接近专用ASIC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号