首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Novel FPGA Architecture Based on Ultrafine Grain Reconfigurable Logic Cells
【24h】

A Novel FPGA Architecture Based on Ultrafine Grain Reconfigurable Logic Cells

机译:基于超细晶粒可重构逻辑单元的新型FPGA架构

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we investigate the opportunity brought by controllable-polarity transistors to design efficient reconfigurable circuits. Controllable-polarity transistors are devices whose polarity can be electrostatically programmed to be either n- or p-type. Such devices are used to build ultrafine grain computation cells. These cells are arranged into regular matrices, called , with a fixed and incomplete interconnection pattern, employed to minimize the reconfigurable interconnection overhead. We subsequently use them into field-programmable gate arrays (FPGAs). To assess this architectural scheme in an efficient and objective manner, we present a complete benchmarking tool flow and focus on the packing algorithm developed to handle the architecture. We finally perform the evaluation with widely used benchmark circuits. Leveraging the ultrafine grain cells compactness from a system-level perspective, we show that FPGAs exploiting MClusters demonstrate average savings of 43% and 23% in area and delay, respectively, as compared with the CMOS lookup table FPGA counterpart at 22-nm technological node.
机译:在本文中,我们研究了可控极性晶体管为设计高效可重构电路带来的机会。极性可控的晶体管是可以通过极性将其静电编程为n型或p型的器件。此类设备用于构建超细晶粒计算单元。这些单元以固定和不完整的互连模式排列成规则的矩阵,称为,用于最小化可重新配置的互连开销。随后,我们将它们用于现场可编程门阵列(FPGA)。为了以有效和客观的方式评估此体系结构方案,我们提出了一个完整的基准测试工具流程,并将重点放在为处理体系结构而开发的打包算法上。最后,我们使用广泛使用的基准电路进行评估。从系统级的角度来看,利用超细晶粒单元的紧凑性,我们证明,与22nm工艺节点上的CMOS查找表相比,利用MCluster的FPGA分别节省了43%和23%的面积和延迟。 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号