...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Class of SEC-DED-DAEC Codes Derived From Orthogonal Latin Square Codes
【24h】

A Class of SEC-DED-DAEC Codes Derived From Orthogonal Latin Square Codes

机译:从正交拉丁方码派生的一类SEC-DED-DAEC码

获取原文
获取原文并翻译 | 示例
           

摘要

Radiation-induced soft errors are a major reliability concern for memories. To ensure that memory contents are not corrupted, single error correction double error detection (SEC-DED) codes are commonly used, however, in advanced technology nodes, soft errors frequently affect more than one memory bit. Since SEC-DED codes cannot correct multiple errors, they are often combined with interleaving. Interleaving, however, impacts memory design and performance and cannot always be used in small memories. This limitation has spurred interest in codes that can correct adjacent bit errors. In particular, several SEC-DED double adjacent error correction (SEC-DED-DAEC) codes have recently been proposed. Implementing DAEC has a cost as it impacts the decoder complexity and delay. Another issue is that most of the new SEC-DED-DAEC codes miscorrect some double nonadjacent bit errors. In this brief, a new class of SEC-DED-DAEC codes is derived from orthogonal latin squares codes. The new codes significantly reduce the decoding complexity and delay. In addition, the codes do not miscorrect any double nonadjacent bit errors. The main disadvantage of the new codes is that they require a larger number of parity check bits. Therefore, they can be useful when decoding delay or complexity is critical or when miscorrection of double nonadjacent bit errors is not acceptable. The proposed codes have been implemented in Hardware Description Language and compared with some of the existing SEC-DED-DAEC codes. The results confirm the reduction in decoder delay.
机译:辐射引起的软错误是存储器的主要可靠性问题。为了确保存储器内容不被破坏,通常使用单错误纠正双错误检测(SEC-DED)代码,但是,在高级技术节点中,软错误经常影响一个以上的存储位。由于SEC-DED代码无法纠正多个错误,因此它们通常与交织结合在一起。但是,交织会影响存储器的设计和性能,并且不能始终用于小型存储器中。这种限制引起了人们对可以纠正相邻位错误的代码的兴趣。特别地,最近已经提出了几种SEC-DED双相邻纠错(SEC-DED-DAEC)码。实施DAEC会产生成本,因为它会影响解码器的复杂性和延迟。另一个问题是,大多数新的SEC-DED-DAEC代码都会纠正某些双不相邻的双位错误。在本摘要中,从正交拉丁平方码中得出了新的SEC-DED-DAEC码类。新代码大大降低了解码复杂度和延迟。此外,代码不会对任何双不相邻的双位错误进行错误校正。新代码的主要缺点是它们需要大量的奇偶校验位。因此,当解码延迟或复杂性至关重要或不可接受双不相邻位错误的错误校正时,它们很有用。提议的代码已用硬件描述语言实现,并与一些现有的SEC-DED-DAEC代码进行了比较。结果证实了解码器延迟的减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号