...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Algorithm and Architecture for a Low-Power Content-Addressable Memory Based on Sparse Clustered Networks
【24h】

Algorithm and Architecture for a Low-Power Content-Addressable Memory Based on Sparse Clustered Networks

机译:基于稀疏群集网络的低功耗内容可寻址存储器的算法和体系结构

获取原文
获取原文并翻译 | 示例
           

摘要

We propose a low-power content-addressable memory (CAM) employing a new algorithm for associativity between the input tag and the corresponding address of the output data. The proposed architecture is based on a recently developed sparse clustered network using binary connections that on-average eliminates most of the parallel comparisons performed during a search. Therefore, the dynamic energy consumption of the proposed design is significantly lower compared with that of a conventional low-power CAM design. Given an input tag, the proposed architecture computes a few possibilities for the location of the matched tag and performs the comparisons on them to locate a single valid match. TSMC 65-nm CMOS technology was used for simulation purposes. Following a selection of design parameters, such as the number of CAM entries, the energy consumption and the search delay of the proposed design are 8%, and 26% of that of the conventional NAND architecture, respectively, with a 10% area overhead. A design methodology based on the silicon area and power budgets, and performance requirements is discussed.
机译:我们提出了一种低功耗内容可寻址存储器(CAM),该存储器采用一种新算法来实现输入标签与输出数据的相应地址之间的关联。提出的体系结构基于最近开发的使用二进制连接的稀疏群集网络,该连接平均消除了搜索过程中执行的大多数并行比较。因此,与传统的低功耗CAM设计相比,本设计的动态能耗大大降低。在给定输入标签的情况下,提出的体系结构为匹配标签的位置计算了几种可能性,并对它们进行比较以找到单个有效匹配项。台积电65纳米CMOS技术用于仿真目的。在选择了诸如CAM条目数之类的设计参数之后,拟议设计的能耗和搜索延迟分别是传统NAND架构的8%和26%,而面积开销却只有10%。讨论了基于硅面积和功率预算以及性能要求的设计方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号