...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Low-Power and Compact Analog-to-Digital Converter Using Spintronic Racetrack Memory Devices
【24h】

Low-Power and Compact Analog-to-Digital Converter Using Spintronic Racetrack Memory Devices

机译:使用Spintronic Racetrack存储器设备的低功耗和紧凑型模数转换器

获取原文
获取原文并翻译 | 示例
           

摘要

Current-induced domain wall (DW) motion in spintronic racetrack memory promises energy-efficient analog computation using compact magnetic nanowires. This paper explores the feasibility of analog-to-digital converter (ADC) based on current-induced DW motion and introduces an n-bit ADC using n racetrack magnetic nanowires. With each magnetic nanowire having a different configuration granularity, an n-bit binary or gray code is generated simultaneously. The proposed ADC structure achieves 21 fJ/conversion-step at 20 MHz with an area of about 10 μm2. The racetrack ADC is suitable for applications requiring dense ADC arrays, such as image sensors. This paper describes one ultrahigh speed digital pixel sensor imaging system benefiting from the racetrack ADC.
机译:自旋电子跑道存储器中的电流感应畴壁(DW)运动有望使用紧凑的磁性纳米线进行节能的模拟计算。本文探讨了基于电流感应DW运动的模数转换器(ADC)的可行性,并介绍了使用n条赛道磁纳米线的n位ADC。在具有不同配置粒度的每个磁性纳米线的情况下,同时生成n位二进制或格雷码。拟议的ADC结构在20 MHz时实现21 fJ /转换步长,面积约为10μm2。跑道ADC适用于需要密集ADC阵列的应用,例如图像传感器。本文介绍了一种受益于赛道ADC的超高速数字像素传感器成像系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号