首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Incremental Timing-Driven Placement With Approximated Signoff Wire Delay and Regression-Based Cell Delay
【24h】

Incremental Timing-Driven Placement With Approximated Signoff Wire Delay and Regression-Based Cell Delay

机译:具有近似签收线延迟和基于回归的单元延迟的定时驱动增量式放置

获取原文
获取原文并翻译 | 示例
       

摘要

Satisfying timing requirements is the most challenging phase of the modern complex system-on-chip (SOC) design. The timing closure of the static timing analysis (STA) is a necessary but time-consuming stage before tapeout. Physical design tools are normally ineffective in obtaining accurate timing estimates, so the accurate timing calculation must be conducted in the signoff level timer after each physical modification on designs. This paper proposes a way to reduce the number of iterations between the signoff timer and the physical implementation procedures. Approximate timing models for extracting the signoff timer information and the nonlinear library are used in the optimization of the timing-driven placement (TDP). The accurate estimation of net and cell delays is integrated into TDP, so the optimal positions of cell movement can be obtained. This postoptimization algorithm was entered into the benchmark of the ICCAD15 incremental timing-driven contest, and the embodiments were obtained from the top three teams. Under the same design constraints, the proposed method yielded significant improvements in all kinds of default design chip.
机译:满足时序要求是现代复杂的片上系统(SOC)设计中最具挑战性的阶段。静态时序分析(STA)的时序收敛是流片之前必不可少的但很耗时的阶段。物理设计工具通常无法获得准确的时序估算,因此,在每次对设计进行物理修改后,都必须在签核级计时器中进行准确的时序计算。本文提出了一种减少签到计时器与物理实现过程之间迭代次数的方法。在时序驱动布局(TDP)的优化中使用了用于提取签发计时器信息的近似时序模型和非线性库。将净延迟和信元延迟的准确估算集成到TDP中,因此可以获得信元移动的最佳位置。该后优化算法被输入到ICCAD15增量时序驱动竞赛的基准中,并且从前三名团队中获得了实施例。在相同的设计约束下,该方法对各种默认设计芯片都产生了重大改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号