首页> 外文期刊>The Computer journal >Design of On-Chip Crossbar Network Topology Using Chained Edge Partitioning
【24h】

Design of On-Chip Crossbar Network Topology Using Chained Edge Partitioning

机译:基于链式边缘划分的片上交叉开关网络拓扑设计

获取原文
获取原文并翻译 | 示例
           

摘要

This paper proposes an efficient topology synthesis method for on-chip interconnection network based on crossbar switches. The efficiency of topology synthesis methods is often measured by two metrics-the quality of the synthesized topology and synthesis time. These two metrics are critically determined by the definition of the topology design space and the exploration method. Furthermore, an efficient representing method for the design space is required to tightly link the design space and the exploration method. Even though topology synthesis methods have actively been researched, most of the previous methods were not deep in thought for these factors. Unlike the previous methods, we propose a topology synthesis method with a careful consideration of these factors. Our method efficiently defines the design space by a technique called chained edge partitioning, in conjunction with a representing method for the points in the space, called enhanced restricted growth function. We also provide an exploration method which well incorporates with the aforementioned search space. To prove the effectiveness of our method, we compared our method with previous methods. The experimental results show that our method outperforms the compared methods by up to 49.8% and 104.6 x in the quality of the synthesized topology and the synthesis time, respectively.
机译:本文提出了一种基于交叉开关的高效片上互连网络拓扑综合方法。拓扑合成方法的效率通常通过两个指标来衡量-合成拓扑的质量和合成时间。这两个指标是由拓扑设计空间的定义和探索方法决定的。此外,需要一种有效的设计空间表示方法来将设计空间和探索方法紧密地联系起来。尽管已经积极地研究了拓扑综合方法,但是对于这些因素,大多数先前的方法还没有深入思考。与以前的方法不同,我们在考虑这些因素的基础上提出了一种拓扑综合方法。我们的方法通过称为链边缘划分的技术有效地定义了设计空间,并结合了空间中各个点的表示方法,即增强的受限生长函数。我们还提供了一种与上述搜索空间完美结合的探索方法。为了证明我们方法的有效性,我们将我们的方法与以前的方法进行了比较。实验结果表明,在合成拓扑的质量和合成时间方面,我们的方法分别比比较方法高出49.8%和104.6倍。

著录项

  • 来源
    《The Computer journal》 |2010年第7期|p.904-917|共14页
  • 作者

    Minje Jun; Eui-Young Chung;

  • 作者单位

    School of Electrical and Electronic Engineering, Yonsei University, Seoul, Korea;

    rnSchool of Electrical and Electronic Engineering, Yonsei University, Seoul, Korea;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    on-chip network; topology; synthesis;

    机译:片上网络;拓扑合成;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号