首页> 外文期刊>IEEE Journal of Solid-State Circuits >An 800-MHz quadrature digital synthesizer with ECL-compatible output drivers in 0.8 /spl mu/m CMOS
【24h】

An 800-MHz quadrature digital synthesizer with ECL-compatible output drivers in 0.8 /spl mu/m CMOS

机译:具有0.8 / spl mu / m CMOS的ECL兼容输出驱动器的800MHz正交数字合成器

获取原文
获取原文并翻译 | 示例
           

摘要

An 800 MHz quadrature direct digital frequency synthesizer (QDDFS4) chip is presented. The chip synthesizes 12 b sine and cosine waveforms with a spectral purity of -84.3 dBc, The frequency resolution is 0.188 Hz with a corresponding switching speed of 5 ns and a tuning latency of 47 clock cycles. The chip is also capable of frequency and phase modulation. ECL-compatible output drivers are provided to facilitate I/O compatibility with other high speed devices. A high gain amplifier at the clock input enables the QDDFS4 chip to be clocked with ac-coupled RF signal sources with peak-to-peak voltage swings as small as 0.5 V. The 0.8 /spl mu/m triple level metal N well CMOS chip has a complexity of 94000 transistors with a core area of 5.9/spl times/6.7 mm/sup 2/. Power dissipation is 3 W at 800 MHz and 5 V.
机译:提出了一种800 MHz正交直接数字频率合成器(QDDFS4)芯片。该芯片可合成12b正弦和余弦波形,频谱纯度为-84.3 dBc。频率分辨率为0.188 Hz,相应的开关速度为5 ns,调谐延迟为47个时钟周期。该芯片还能够进行频率和相位调制。提供了与ECL兼容的输出驱动器,以促进与其他高速设备的I / O兼容性。时钟输入端的高增益放大器使QDDFS4芯片可使用交流耦合RF信号源进行时钟控制,其峰峰值电压摆幅小至0.5V。0.8 / spl mu / m三级金属N阱CMOS芯片具有94000个晶体管的复杂性,其核心面积为5.9 / spl倍/6.7 mm / sup 2 /。在800 MHz和5 V时功耗为3W。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号