首页> 外文期刊>IEEE Journal of Solid-State Circuits >0.5-/spl mu/m CMOS circuits for demodulation and decoding of an OFDM-based digital TV signal conforming to the European DVB-T standard
【24h】

0.5-/spl mu/m CMOS circuits for demodulation and decoding of an OFDM-based digital TV signal conforming to the European DVB-T standard

机译:0.5- / spl mu / m CMOS电路,用于解调和解码符合欧洲DVB-T标准的基于OFDM的数字电视信号

获取原文
获取原文并翻译 | 示例
       

摘要

In the context of digital terrestrial TV based on the DVB-T standard, four 0.5-/spl mu/m CMOS IC's (IC1-IC4) are presented. IC1 integrates an 8-K fast Fourier transform for orthogonal frequency division multiplexing demodulation, IC2 performs channel estimation/correction, and IC3 is a forward error corrector implementing a Viterbi and a Reed-Solomon decoder. IC4, which is based on a digital signal-processing core, performs the synchronization tasks of the complete receiver. These four chips have been designed and manufactured using a 0.5-/spl mu/m, 3,3-V, triple-metal CMOS process. Their global complexity is about 500 kgates of standard cells and 1.5 Mbits of memory, which represents a total die area of 435 mm/sup 2/ in 0.5 /spl mu/m. The total power dissipation is about 3.5 W when working at nominal frequency. More generally, these four IC's constitute the digital front-end part of a global chipset receiver (specified within the European project DVBird), also including an analog front end and a MPEG2 demultiplexer IC.
机译:在基于DVB-T标准的数字地面电视的背景下,提出了四个0.5- / splμ/ m CMOS IC(IC1-IC4)。 IC1集成了用于正交频分复用解调的8-K快速傅里叶变换,IC2执行信道估计/校正,IC3是实现维特比和Reed-Solomon解码器的前向纠错器。基于数字信号处理核心的IC4执行整个接收机的同步任务。这四个芯片是使用0.5- / spl mu / m,3,3-V,三金属CMOS工艺设计和制造的。它们的总体复杂性约为500千克标准单元和1.5 Mbits的内存,代表的芯片总面积为435 mm / sup 2 /(0.5 / spl mu / m)。在标称频率下工作时,总功耗约为3.5W。通常,这四个IC构成了全球芯片组接收器(在欧洲项目DVBird中指定)的数字前端部分,还包括一个模拟前端和一个MPEG2多路分解器IC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号