...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Substrate noise generation in complex digital systems: efficient modeling and simulation methodology and experimental verification
【24h】

Substrate noise generation in complex digital systems: efficient modeling and simulation methodology and experimental verification

机译:复杂数字系统中基板噪声的产生:有效的建模和仿真方法以及实验验证

获取原文
获取原文并翻译 | 示例
           

摘要

More and more system-on-chip designs require the integration of analog circuits on large digital chips and will therefore suffer from substrate noise coupling. To investigate the impact of substrate noise on analog circuits, information is needed about digital substrate noise generation. In this paper, a recently proposed simulation methodology to estimate the time-domain waveform of the substrate noise is applied to an 86-Kgate CMOS ASIC on a low-ohmic epi-type substrate. These simulation results have been compared with substrate noise measurements on this ASIC and the difference between the simulated and measured substrate noise rms voltage is less than 10%. The simulated time domain waveform and frequency spectrum of the substrate noise correspond well with the measurements, indicating the validity of this simulation methodology. Both measurements and simulations have been used to analyze the substrate noise generation in more detail. It has been found that direct noise coupling from the on-chip power supply to the substrate dominates the substrate noise generation and that more than 80% of the substrate noise is generated by simultaneous switching of the core cells. By varying the parameters of the simulation model, it has been concluded that a flip-chip packaging technique can reduce the substrate noise rms voltage by two orders of magnitude when compared to traditional wirebonding.
机译:越来越多的片上系统设计要求在大型数字芯片上集成模拟电路,因此会遭受基板噪声耦合的困扰。为了研究基板噪声对模拟电路的影响,需要有关数字基板噪声产生的信息。在本文中,最近提出的一种用于估计基板噪声时域波形的仿真方法被应用于低欧姆外延型基板上的86 Kgate CMOS ASIC。这些模拟结果已与该ASIC上的基板噪声测量结果进行了比较,模拟和测量的基板噪声rms电压之间的差异小于10%。基板噪声的仿真时域波形和频谱与测量值非常吻合,表明该仿真方法的有效性。测量和模拟都已用于更详细地分析基板噪声的产生。已经发现,从片上电源到衬底的直接噪声耦合支配了衬底噪声的产生,并且通过同时切换核心单元而产生了超过80%的衬底噪声。通过改变仿真模型的参数,可以得出结论,与传统的引线键合相比,倒装芯片封装技术可以将基板噪声的均方根电压降低两个数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号