首页> 外文期刊>IEEE Journal of Solid-State Circuits >A single-chip programmable platform based on a multithreaded processor and configurable logic clusters
【24h】

A single-chip programmable platform based on a multithreaded processor and configurable logic clusters

机译:基于多线程处理器和可配置逻辑集群的单芯片可编程平台

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a single-chip programmable platform that integrates most of hardware blocks required in the design of embedded system chips. The platform includes a 32-bit multithreaded RISC processor (MT-RISC), configurable logic clusters (CLCs), programmable first-in-first-out (FIFO) memories, control circuitry, and on-chip memories. For rapid thread switch, a multithreaded processor equipped with a hardware thread scheduling unit is adopted, and configurable logics are grouped into clusters for IP-based design. By integrating both the multithreaded processor and the configurable logic on a single chip, high-level language-based designs can be easily accommodated by performing the complex and concurrent functions of a target chip on the multithreaded processor and implementing the external interface functions into the configurable logic clusters. A 64-mm2 prototype chip integrating a four-threaded MT-RISC, three CLCs, programmable FIFOs, and 8-kB on-chip memories is fabricated in a 0.35-Μm CMOS technology with four metal layers, which operates at 100-MHz clock frequency and consumes 370 mW at 3.3-V power supply.
机译:本文提出了一个单芯片可编程平台,该平台集成了嵌入式系统芯片设计中所需的大多数硬件模块。该平台包括一个32位多线程RISC处理器(MT-RISC),可配置逻辑集群(CLC),可编程的先进先出(FIFO)存储器,控制电路和片上存储器。对于快速线程切换,采用配备了硬件线程调度单元的多线程处理器,并将可配置逻辑分组到群集中以进行基于IP的设计。通过将多线程处理器和可配置逻辑都集成在单个芯片上,可以通过在多线程处理器上执行目标芯片的复杂和并发功能并将外部接口功能实现到可配置中,轻松地容纳基于高级语言的设计。逻辑集群。一块集成有四线程MT-RISC,三个CLC,可编程FIFO和8-kB片上存储器的64mm2原型芯片采用0.35-μmCMOS技术制造,具有四个金属层,工作频率为100MHz在3.3V电源下功耗为370mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号