...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A third-order /spl Sigma//spl Delta/ modulator in 0.18-/spl mu/m CMOS with calibrated mixed-mode integrators
【24h】

A third-order /spl Sigma//spl Delta/ modulator in 0.18-/spl mu/m CMOS with calibrated mixed-mode integrators

机译:具有校准混合模式积分器的0.18- / splμ/ m CMOS中的三阶/ spl Sigma // spl Delta /调制器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes a third-order sigma-delta (/spl Sigma//spl Delta/) modulator that is designed and implemented in 0.18-/spl mu/m CMOS process. In order to increase the dynamic range, this modulator takes advantage of mixed-mode integrators that consist of analog and digital integrators. A calibration technique is applied to the digital integrator to mitigate mismatch between analog and digital paths. It is shown that the presented modulator architecture can achieve a 12-dB better dynamic range than conventional structures with the same oversampling ratio (OSR). The experimental prototype chip achieves a 76-dB dynamic range for a 200-kHz signal bandwidth and a 55-dB dynamic range for a 5-MHz signal bandwidth. It dissipates 4 mW from 1.8-V supply voltages and occupies 0.7-mm/sup 2/ silicon area.
机译:本文介绍了一种三阶sigma-delta(/ spl Sigma // spl Delta /)调制器,该调制器是在0.18- / spl mu / m CMOS工艺中设计和实现的。为了增加动态范围,该调制器利用了由模拟和数字积分器组成的混合模式积分器。将校准技术应用于数字积分器,以减轻模拟和数字路径之间的失配。结果表明,与具有相同过采样率(OSR)的传统结构相比,所提出的调制器体系结构可实现12 dB的动态范围。实验原型芯片在200 kHz信号带宽下可实现76 dB的动态范围,在5 MHz信号带宽下可实现55 dB的动态范围。它从1.8V的电源电压消耗4mW的功率,并占据0.7mm / sup 2 /硅面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号