...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Distributed Loss-Compensation Techniques for Energy-Efficient Low-Latency On-Chip Communication
【24h】

Distributed Loss-Compensation Techniques for Energy-Efficient Low-Latency On-Chip Communication

机译:节能型低延迟片上通信的分布式损耗补偿技术

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this paper, we describe the use of distributed loss compensation to provide nearly transmission-line behavior for long on-chip interconnects. Negative impedance converters (NICs) inserted at regular intervals along an on-chip line are shown to reduce losses from more than 1 dB/mm to less than 0.3 dB/mm at 10 GHz. Results are presented for a 14-mm 3-Gb/s on-chip double-data-rate (DDR) link in 0.18-mum CMOS technology, with a measured latency of 12.1 ps/mm and an energy consumption of less than 2 pJ/b with a BER<10-14. This constitutes a factor-of-three improvement in power and a one-and-a-half-times improvement in latency over an optimally repeated RC line of the same wire width
机译:在本文中,我们描述了使用分布式损耗补偿为长片上互连提供近乎传输线的行为。如图所示,沿着片上线路以固定间隔插入的负阻抗转换器(NIC)可以将10 GHz时的损耗从大于1 dB / mm降低至小于0.3 dB / mm。展示了采用0.18微米CMOS技术的14毫米3-Gb / s片上双数据速率(DDR)链路的结果,测得的延迟为12.1 ps / mm,能耗小于2 pJ / b,BER <10-14。与相同线宽的最佳重复RC线相比,这构成了功率提高了三倍,延迟提高了一个半倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号