首页> 外文期刊>IEEE Journal of Solid-State Circuits >An Ultra Low Energy 12-bit Rate-Resolution Scalable SAR ADC for Wireless Sensor Nodes
【24h】

An Ultra Low Energy 12-bit Rate-Resolution Scalable SAR ADC for Wireless Sensor Nodes

机译:用于无线传感器节点的超低功耗12位速率分辨率可扩展SAR ADC

获取原文
获取原文并翻译 | 示例
       

摘要

A resolution-rate scalable ADC for micro-sensor networks is described. Based on the successive approximation register (SAR) architecture, this ADC has two resolution modes: 12 bit and 8 bit, and its sampling rate is scalable, at a constant figure-of-merit, from 0-100 kS/s and 0-200 kS/s, respectively. At the highest performance point (i.e., 12 bit, 100 kS/s), the entire ADC (including digital, analog, and reference power) consumes 25 muW from a 1-V supply. The ADC''s CMRR is enhanced by common-mode independent sampling and passive auto-zero reference generation. The efficiency of the comparator is improved by an analog offset calibrating latch, and the preamplifier settling time is relaxed by self-timing the bit-decisions. Prototyped in a 0.18-mum, 5M2P CMOS process, the ADC, at 12 bit, 100 kS/s, achieves a Nyquist SNDR of 65 dB (10.55 ENOB) and an SFDR of 71 dB. Its INL and DNL are 0.68 LSB and 0.66 LSB, respectively
机译:描述了一种用于微传感器网络的分辨率可扩展的ADC。该ADC基于逐次逼近寄存器(SAR)架构,具有两种分辨率模式:12位和8位,并且其采样率在恒定的品质因数下可扩展,范围为0-100 kS / s和0-分别为200 kS / s。在最高性能点(即12位,100 kS / s)下,整个ADC(包括数字,模拟和参考功率)从1V电源消耗的功耗为25uW。 ADC的CMRR通过共模独立采样和无源自动归零基准生成得到增强。比较器的效率通过模拟失调校准锁存器提高,前置放大器的建立时间通过自定时位决定而得到放松。 ADC采用0.18微米,5M2P CMOS工艺进行原型设计,以12位,100 kS / s的速度实现65dB的奈奎斯特SNDR(10.55 ENOB)和SFDR的71dB。它的INL和DNL分别为0.68 LSB和0.66 LSB

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号