首页> 外文期刊>IEEE Journal of Solid-State Circuits >An LDPC Decoder Chip Based on Self-Routing Network for IEEE 802.16e Applications
【24h】

An LDPC Decoder Chip Based on Self-Routing Network for IEEE 802.16e Applications

机译:基于自路由网络的IEEE 802.16e应用LDPC解码器芯片

获取原文
获取原文并翻译 | 示例
       

摘要

An LDPC decoder chip fully compliant to IEEE 802.16e applications is presented. Since the parity check matrix can be decomposed into sub-matrices which are either a zero-matrix or a cyclic shifted matrix, a phase-overlapping message passing scheme is applied to update messages immediately, leading to enhance decoding throughput. With only one shifter-based permutation structure, a self-routing switch network is proposed to merge 19 different sub-matrix sizes as defined in IEEE 802.16e and enable parallel message to be routed without congestion. Fabricated in the 90 nm 1P9M CMOS process, this chip achieves 105 Mb/s at 20 iterations while decoding the rate-5/6 2304-bit code at 150 MHz operation frequency. To meet the maximum data rate in IEEE 802.16e, this chip operates at 109 MHz frequency and dissipates 186 mW at 1.0 V supply.
机译:提出了一种完全符合IEEE 802.16e应用的LDPC解码器芯片。由于可以将奇偶校验矩阵分解为零矩阵或循环移位矩阵的子矩阵,因此采用相位重叠消息传递方案立即更新消息,从而提高了解码吞吐量。通过仅基于移位器的置换结构,提出了一种自路由交换网络,以合并IEEE 802.16e中定义的19个不同的子矩阵大小,并使并行消息得以路由而不会发生拥塞。该芯片采用90 nm 1P9M CMOS工艺制造,在20次迭代时达到105 Mb / s,同时以150 MHz的工作频率解码5/6 2304位速率码。为了满足IEEE 802.16e中的最大数据速率,该芯片以109 MHz的频率工作,并在1.0 V电源下耗散186 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号