...
首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 5 Gb/s Energy-Efficient Voltage-Mode Transmitter Using Time-Based De-Emphasis
【24h】

A 5 Gb/s Energy-Efficient Voltage-Mode Transmitter Using Time-Based De-Emphasis

机译:使用基于时间的去加重的5 Gb / s节能型电压模式发送器

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we present a time-based equalization scheme to implement transmit de-emphasis in voltage-mode drivers. Using two-level pulse-width modulation, this work decouples the tradeoff between impedance matching, output swing, and de-emphasis resolution in conventional voltage-mode drivers using voltage-based de-emphasis. A prototype PWM-based 5 Gb/s voltage-mode transmitter was implemented in a 90 nm CMOS process and characterized across different channels and output swings. The horizontal/vertical eye opening $({rm BER}=10^{-12})$ at the end of 60 and 96 in stripline channels is 78 mv/0.6 UI and 8 mV/0.3 UI, respectively. Duty cycle distortion of the clock severely reduced the margins, so the overall performance can be improved by applying duty-cycle correction to clock signals. The transmitter consumes a total power 15.6 mW of which 2.5 mW is consumed in the digital PLL and 7.8 mW in the pre-/output drivers and regulators. This translates to a power efficiency of 3.1 mW/Gb/s, which compares favorably with the state of the art.
机译:本文中,我们提出了一种基于时间的均衡方案,以在电压模式驱动器中实现发射去加重。使用两级脉冲宽度调制,这项工作可以消除传统的电压模式驱动器中基于电压的去加重的阻抗匹配,输出摆幅和去加重分辨率之间的权衡。在90 nm CMOS工艺中实现了基于PWM的原型5 Gb / s电压模式发送器,并在不同通道和输出摆幅上进行了表征。水平/垂直开眼 $({rm BER} = 10 ^ {-12})$ 带状线通道中的96和88 mV / 0.6 UI和8 mV / 0.3 UI。时钟的占空比失真严重降低了裕度,因此可以通过对时钟信号应用占空比校正来改善整体性能。发射器的总功率为15.6 mW,其中数字PLL的功耗为2.5 mW,前置/输出驱动器和调节器的功耗为7.8 mW。这转化为3.1 mW / Gb / s的功率效率,与现有技术水平相比具有优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号