...
首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 0.22 ps rms Integrated Noise 15 MHz Bandwidth Fourth-Order ΔΣ Time-to-Digital Converter Using Time-Domain Error-Feedback Filter
【24h】

A 0.22 ps rms Integrated Noise 15 MHz Bandwidth Fourth-Order ΔΣ Time-to-Digital Converter Using Time-Domain Error-Feedback Filter

机译:使用时域误差反馈滤波器的0.22 ps rms集成噪声15 MHz带宽四阶ΔΣ时数转换器

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, a fourth-order ΔΣ time-to-digital converter (TDC) is proposed to achieve high resolution and wide signal bandwidth. The proposed TDC is based on a 1–3 multi-stage-noise-shaping (MASH) architecture, where the first-stage is a gated-ring oscillator based TDC (GRO-TDC) and the second-stage is a single-loop third-order ΔΣ TDC based on a time-domain error-feedback filter using time registers, time adders and time amplifiers. Implemented in 65 nm CMOS process, the prototype TDC achieves 0.22 ps rms of integrated noise within 15 MHz signal bandwidth at 300 MS/s while consuming lower than 6.24 mW. The proposed TDC occupies an active die area of only 0.03 mm 2 .
机译:本文提出了一种四阶ΔΣ时间数字转换器(TDC),以实现高分辨率和宽信号带宽。拟议的TDC基于1-3多级噪声整形(MASH)架构,其中第一级是基于门环振荡器的TDC(GRO-TDC),第二级是单回路基于时域误差反馈滤波器的三阶ΔΣTDC,它使用时间寄存器,时间加法器和时间放大器。原型TDC采用65 nm CMOS工艺实现,在15 MHz信号带宽内以300 MS / s的速度实现0.22 ps rms的集成噪声,而功耗却低于6.24 mW。所提出的TDC仅占据0.03mm 2的有源芯片面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号