...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Single-Ended Parallel Transceiver With Four-Bit Four-Wire Four-Level Balanced Coding for the Point-to-Point DRAM Interface
【24h】

A Single-Ended Parallel Transceiver With Four-Bit Four-Wire Four-Level Balanced Coding for the Point-to-Point DRAM Interface

机译:用于点对点DRAM接口的具有四位四线四电平平衡编码的单端并行收发器

获取原文
获取原文并翻译 | 示例

摘要

A four-bit four-wire four-level (4B4W4L) single-ended parallel transceiver for the point-to-point DRAM interface achieved a peak reduction of dB in the electromagnetic interference (EMI) H-field power, compared to a conventional 4-bit parallel binary transceiver with the same output driver power of transmitter (TX) and the same input voltage margin of receiver (RX). A four-level balanced coding is used in this work to minimize the simultaneous switching noise at TX, to utilize a differential sensing without a reference voltage at RX, to maintain the pin efficiency of 100%, and also to reduce EMI by setting the sum of currents through the four wires to be zero. A capacitive pre-emphasis scheme modified for four-level signaling is also used at TX to compensate for inter-symbol interference. The transmitted four-level signals are recovered by six differential comparators with an offset compensation and a decoder at RX. The proposed transceiver chip fabricated in a 65 nm CMOS process consumes 2.39 pJ/bit with a 1.2 V supply and a 2 inch FR4 channel at 8 Gb/s.
机译:与传统的4位相比,用于点对点DRAM接口的四位四线四电平(4B4W4L)单端并行收发器实现了电磁干扰(EMI)H场功率的dB峰值降低。位并行二进制收发器,具有与发送器(TX)相同的输出驱动器功率和与接收器(RX)相同的输入电压裕量。在这项工作中,使用四级平衡编码来最大程度地降低TX处的同时开关噪声,在RX处利用没有参考电压的差分检测,以保持引脚效率为100%,并通过设置总和来降低EMI。通过四根电线的电流为零。在TX处还使用了针对四电平信令修改的电容性预加重方案,以补偿符号间干扰。传输的四电平信号由具有偏移补偿的六个差分比较器和位于RX的解码器恢复。建议的收发器芯片采用65 nm CMOS工艺制造,功耗为2.39 pJ / bit,电源电压为1.2 V,2英寸FR4通道的速率为8 Gb / s。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号