...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 3–10 fJ/conv-step Error-Shaping Alias-Free Continuous-Time ADC
【24h】

A 3–10 fJ/conv-step Error-Shaping Alias-Free Continuous-Time ADC

机译:一个3–10 fJ /转换步长的无畸变无别名连续时间ADC

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Continuous-time data conversion and continuous-time DSP are an interesting alternative to conventional methods of signal conversion and processing. This alternative does not suffer from aliasing, shows superior spectral properties (e.g., no quantization noise floor), and enables event-driven flexible signal processing capabilities using digital circuits, thus scaling well with technology. However, this approach has so far been limited by the power dissipation of the continuous-time ADC. We present a novel continuous-time ADC architecture suitable for this approach, that allows a programmable, highly compact, and power-efficient circuit implementation, while preserving the benefits of continuous-time ADC/DSP systems. In the process, first-order quantization error spectral shaping has been added, which improves the baseband SNDR. Implemented in 0.65-V 28-nm FDSOI process, the ADC achieves 32–42 dB SNDR over a 10–50 MHz bandwidth while consuming , giving an FOM of 3–10 fJ/conversion-step. The ADC shows signal-amplitude-dependent power dissipation with a zero-input power of .
机译:连续时间数据转换和连续时间DSP是传统信号转换和处理方法的一种有趣替代方法。这种替代方案不会出现混叠现象,显示出优异的频谱特性(例如,没有量化本底噪声),并且可以使用数字电路实现事件驱动的灵活信号处理功能,从而可以很好地扩展技术。但是,到目前为止,这种方法一直受到连续时间ADC功耗的限制。我们提出了一种适用于这种方法的新颖的连续时间ADC架构,该架构允许进行可编程,高度紧凑且省电的电路实现,同时保留了连续时间ADC / DSP系统的优势。在此过程中,添加了一阶量化误差频谱整形,从而改善了基带SNDR。 ADC采用0.65-V 28-nm FDSOI工艺实现,在消耗10-10 MHz带宽的同时实现了32-42 dB SNDR,同时消耗功率,FOM为3-10 fJ /转换步长。 ADC显示零输入功率为的信号幅度相关功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号