首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A Mostly Digital VCO-Based CT-SDM With Third-Order Noise Shaping
【24h】

A Mostly Digital VCO-Based CT-SDM With Third-Order Noise Shaping

机译:具有三阶噪声整形的大多数基于数字VCO的CT-SDM

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents the architectural concept and implementation of a mostly digital voltage-controlled oscillator-analog-to-digital converter (VCO-ADC) with third-order quantization noise shaping. The system is based on the combination of a VCO and a digital counter. It is shown how this combination can function as a continuous-time integrator to form a high-order continuous-time sigma–delta modulator (CT-SDM). The counter consists only of digital building blocks, and the VCOs are implemented using ring oscillators, which are also digital-friendly. No traditional analog blocks, such as opamps, OTAs, or comparators, are used. As a proof of concept, we have implemented a third-order VCO-based CT-SDM for a 10-MHz bandwidth in the low-power version of a 65-nm CMOS technology. This prototype shows a measured performance of 71/66.2/62.5-dB DR/SNR/SNDR at a 10-MHz bandwidth while consuming 1.8 mW from a 1.0-V analog and 1.9 mW from a 1.2-V digital supply. With digital calibration, the nonlinearity could be pushed below the noise level, leading to an improved peak SNDR of 66 dB.
机译:本文介绍了具有三阶量化噪声整形的,主要是数字压控振荡器-模拟-数字转换器(VCO-ADC)的体系结构概念和实现。该系统基于VCO和数字计数器的组合。展示了这种组合如何充当连续时间积分器以形成高阶连续时间sigma-delta调制器(CT-SDM)。该计数器仅由数字构造块组成,并且VCO使用环形振荡器实现,环形振荡器也是数字友好的。没有使用传统的模拟模块,例如运算放大器,OTA或比较器。作为概念验证,我们在65nm CMOS技术的低功耗版本中实现了基于三阶VCO的CT-SDM,其带宽为10MHz。该原型显示了在10MHz带宽下的实测性能为71 / 66.2 / 62.5dB DR / SNR / SNDR,同时从1.0V模拟电源消耗1.8mW,从1.2V数字电源消耗1.9mW。通过数字校准,可以将非线性度推到噪声水平以下,从而使SNDR峰值提高了66 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号