首页> 外文期刊>IEEE Journal of Solid-State Circuits >A —244-dB FOM High-Frequency Piezoelectric Resonator-Based Cascaded Fractional-N PLL With Sub-ppb-Order Channel-Adjusting Technique
【24h】

A —244-dB FOM High-Frequency Piezoelectric Resonator-Based Cascaded Fractional-N PLL With Sub-ppb-Order Channel-Adjusting Technique

机译:基于亚ppb级通道调整技术的基于—244 dB FOM高频压电谐振器的级联小数N分频PLL

获取原文
获取原文并翻译 | 示例
           

摘要

This paper proposes a cascaded fractional-N phase-locked loop (PLL) based on a high-frequency piezoelectric resonator (PZR). Sub-ppb-order frequency resolution is achieved by a channel adjustment technique. Besides its small form factor, a high-Q PZR at gigahertz frequencies realizes a very low phase-noise synthesizer for RF applications. However, three fundamental issues remain to be solved: the narrow tuning range and large process variation of PZR-based oscillators, the low-frequency resolution of a PLL referenced to gigahertz-order frequencies, and the undesirable harmonic oscillation caused by the inductance of the CMOS-PZR bonding wire. To overcome these issues, we propose a channel-adjusting technique (CAT) that adaptively sets the division ratio of two PLLs to maintain constant output frequency of the second PLL while varying the PZR oscillator frequency, hence permitting the narrow tuning range and wide process variation of the PZR oscillator. The first PLL in our PLL architecture determines the output frequency resolution and the second reduces the power consumption of the delta-sigma modulator. We also suppress the harmonic oscillations in the PZR oscillator. The prototype PLL is fabricated in a 65-nm CMOS and achieves an 8.484-8.912-GHz output, 180-fs rms jitter, and -244-dB FOM while consuming 12.7-mW power. We developed a cascaded fractional-N PLL based on a high-frequency PZR with a sub-ppb-order CAT, which overcomes the narrow tuning range problem in gigahertz PZRs. A prototype PLL fabricated in a 65-nm CMOS consumed 12.7 mW and output 8.484-8.912 GHz with 180-fs rms jitter.
机译:本文提出了一种基于高频压电谐振器(PZR)的级联分数N锁相环(PLL)。通过通道调整技术可实现亚ppb级频率分辨率。除了体积小巧之外,千兆赫频率的高Q PZR还实现了非常低的RF应用相位噪声合成器。但是,仍然需要解决三个基本问题:基于PZR的振荡器的窄调谐范围和较大的工艺变化,参考千兆赫兹频率的PLL的低频分辨率以及由电感的电感引起的不良谐波振荡。 CMOS-PZR键合线。为了克服这些问题,我们提出了一种通道调整技术(CAT),该技术可以自适应地设置两个PLL的分频比,以在改变PZR振荡器频率的同时保持第二个PLL的恒定输出频率,从而允许窄的调谐范围和宽的工艺变化PZR振荡器的我们的PLL架构中的第一个PLL决定了输出频率分辨率,第二个PLL降低了delta-sigma调制器的功耗。我们还抑制了PZR振荡器中的谐波振荡。原型PLL采用65 nm CMOS制成,可实现8.484-8.912 GHz输出,180 fs rms抖动和-244 dB FOM,同时消耗12.7 mW的功率。我们开发了基于高频PZR和亚ppb级CAT的级联小数N PLL,它克服了千兆赫兹PZR的窄调谐范围问题。用65 nm CMOS制造的原型PLL功耗为12.7 mW,输出8.484-8.912 GHz,均方根抖动为180-fs。

著录项

  • 来源
    《IEEE Journal of Solid-State Circuits》 |2017年第4期|1123-1133|共11页
  • 作者单位

    Laboratory for Future Interdisciplinary Research of Science and Technology, Tokyo Institute of Technology, Yokohama, Japan;

    Laboratory for Future Interdisciplinary Research of Science and Technology, Tokyo Institute of Technology, Yokohama, Japan;

    National Institute of Information and Communications Technology, Tokyo, Japan;

    Laboratory for Future Interdisciplinary Research of Science and Technology, Tokyo Institute of Technology, Yokohama, Japan;

    Laboratory for Future Interdisciplinary Research of Science and Technology, Tokyo Institute of Technology, Yokohama, Japan;

    Laboratory for Future Interdisciplinary Research of Science and Technology, Tokyo Institute of Technology, Yokohama, Japan;

    Laboratory for Future Interdisciplinary Research of Science and Technology, Tokyo Institute of Technology, Yokohama, Japan;

    Laboratory for Future Interdisciplinary Research of Science and Technology, Tokyo Institute of Technology, Yokohama, Japan;

    National Institute of Information and Communications Technology, Tokyo, Japan;

    National Institute of Information and Communications Technology, Tokyo, Japan;

    Laboratory for Future Interdisciplinary Research of Science and Technology, Tokyo Institute of Technology, Yokohama, Japan;

    Laboratory for Future Interdisciplinary Research of Science and Technology, Tokyo Institute of Technology, Yokohama, Japan;

    Laboratory for Future Interdisciplinary Research of Science and Technology, Tokyo Institute of Technology, Yokohama, Japan;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Phase locked loops; Oscillators; Tuning; Wireless communication; Frequency conversion; Resonant frequency; Harmonic analysis;

    机译:锁相环;振荡器;调谐;无线通信;频率转换;谐振频率;谐波分析;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号