...
首页> 外文期刊>Radioelectronics and Communications Systems >Economic Modelling and Implementation of Test Signal Generator for Characterization of Continuous Time Sigma-Delta Analog-to-Digital Converter
【24h】

Economic Modelling and Implementation of Test Signal Generator for Characterization of Continuous Time Sigma-Delta Analog-to-Digital Converter

机译:用于表征连续时间Sigma-Delta模数转换器的测试信号发生器的经济建模和实现

获取原文
获取原文并翻译 | 示例
           

摘要

Now there is a tremendous growth in the specific applications positively related to wireless communications, which posses the specific requirement for mixed-signal integrated circuits. When these independent circuits are used in the unique design of ADC and DAC practical applications, the considerable complexity of the testing increases. BIST is a precisely conventional technique which typically reduces this considerable complexity and prevents functional dependence on high-cost test equipment ATE. Moreover, in Built-In-self-Test (BIST), the output response analyzer (ORA) is the most significant component of architecture of continuous time (CT) sigma-delta analog-to-digital converter (ADC). There are numerous techniques of ORA used for accurate determining the design parameters like integral non-linearity (INL), differential non-linearity (DNL), signal-to-noise ratio (SNR). In this paper, the prime focus is primarily on the modern CORDIC technique which is used as ORA. For the modelling and accurate simulation of this technique Matlab simulink and CADENCE VIRTUOSO EDA tool environment software are properly implemented. A Coordinate Rotation Digital Computer (CORDIC) reduces the design complexity of the independent circuit. The design of ADC can be improved tremendously by typically using BIST. This paper focuses on the system level modelling of test stimuli generator (TSG) and its simulation for accurate characterization of high-resolution sigma-delta ADC. The successful implementation is carefully tested on Matlab simulink tool environment. The auto-testing external test equipment is required to test the integrated structures. TSG is implemented and it helps in extracting of statics and transmission parameters required for characterization of CT sigma-delta ADC.
机译:现在,与无线通信正相关的特定应用有了巨大的增长,这对混合信号集成电路提出了特定的要求。当这些独立电路用于ADC和DAC实际应用的独特设计中时,测试的相当大的复杂性就会增加。 BIST是一种精确的常规技术,通常可以降低这种复杂性并防止功能依赖于昂贵的测试设备ATE。此外,在内置自测(BIST)中,输出响应分析器(ORA)是连续时间(CT)sigma-delta模数转换器(ADC)架构中最重要的组成部分。 ORA有多种技术可用于准确确定设计参数,例如积分非线性(INL),微分非线性(DNL),信噪比(SNR)。在本文中,主要重点是用作ORA的现代CORDIC技术。为了对该技术进行建模和准确仿真,已正确实现了Matlab simulink和CADENCE VIRTUOSO EDA工具环境软件。坐标旋转数字计算机(CORDIC)降低了独立电路的设计复杂度。通常,使用BIST可以极大地改善ADC的设计。本文着重于测试刺激发生器(TSG)的系统级建模及其仿真,以准确表征高分辨率sigma-delta ADC。在Matlab simulink工具环境上对成功的实现进行了仔细的测试。需要使用自动测试外部测试设备来测试集成结构。实施了TSG,它有助于提取表征CTΣ-ΔADC所需的静态信息和传输参数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号