首页> 外文期刊>Quality Control, Transactions >A 65nm Continuous-Time Sigma-Delta Modulator With Limited OTA DC Gain Compensation
【24h】

A 65nm Continuous-Time Sigma-Delta Modulator With Limited OTA DC Gain Compensation

机译:具有限制OTA DC增益补偿的65nm连续时间Sigma-Delta调制器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper explores the effects of compensating the performance degradation in high-speed Continuous-Time Sigma-Delta modulators when the loop integrators are implemented through limited gain Operational Transconductance Amplifiers. Yet, the low DC-gain strongly affects both integrator magnitude and phase responses, with a reduction in the overall effective number of bits. This work models the degradation as due to a signal-dependent memory-less perturbation and theoretically studies its compensation by feeding an opposite signal back to the integrator input. The implementation and experimental results on a 65nm CMOS 2nd order prototype evaluate the performance increase with this technique, where no other compensation, nor any digital calibration, is included. Tested in different conditions, the compensated prototype improves more than 1.5 bit the ENoB with respect to the uncompensated counterpart. For a sampling frequency of 500 MHz the power consumption is 1.7mW, resulting in a 477.2fJ/conv-lev Walden and a 148.8dB Schreirer Figures of Merit.
机译:本文探讨补偿高速连续时间Sigma-Delta调制器中性能劣化的效果,当环路积分器通过有限增益运算跨导放大器实现时。然而,低DC增益强烈影响集成器幅度和相位响应,减少了整体有效的比特数。这项工作模拟了由于信号依赖的记忆扰动和理论上通过将相反信号馈送回积分器输入来研究其补偿。 65nm CMOS 2ND Order原型的实施和实验结果评估了这种技术的性能增加,其中没有包括其他补偿,也没有任何数字校准。在不同的条件下进行测试,补偿的原型相对于未补偿的对应物改善了1.5位的ENOB。对于500 MHz的采样频率,功耗为1.7mW,导致477.2FJ / Conv-Lev Walden和148.8db Schreirer的优点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号