...
首页> 外文期刊>Performance evaluation review >An FPGA-Based Experimental Evaluation of Microprocessor Core Error Detection with Argus-2
【24h】

An FPGA-Based Experimental Evaluation of Microprocessor Core Error Detection with Argus-2

机译:基于FPGA的Argus-2微处理器内核错误检测的实验评估

获取原文
获取原文并翻译 | 示例

摘要

ecently, several researchers have proposed schemes for low-cost, low-power error detection in the processor core. In this work, we demonstrate that one particular scheme, an enhanced implementation of the Argus framework called Argus-2, is a viable option for industry adoption. Using an FPGA prototype, we experimentally evaluate Argus-2's ability to detect errors due to (a) all possible single stuck-at faults in a given core and (b) a statistically significant number of double stuck-at faults, including pairs of faults that are randomly located and pairs that are spatially correlated on the chip.
机译:近年来,一些研究人员提出了用于处理器内核中低成本,低功耗错误检测的方案。在这项工作中,我们证明了一种特定的方案,即称为Argus-2的Argus框架的增强实现,是行业采用的可行选择。使用FPGA原型,我们通过实验评估Argus-2检测错误的能力,这些错误是由于(a)给定内核中所有可能的单一卡死故障,以及(b)统计上数量可观的双重卡死​​故障,包括成对的故障随机放置的芯片和在空间上相关的芯片对。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号