...
【24h】

Quasi-Output-Buffered Switches

机译:准输出缓冲开关

获取原文
获取原文并翻译 | 示例

摘要

It is well known that output-buffered switches have better performance than other switch architectures. However, output-buffered switches also suffer from the notorious scalability problem, and direct constructions of large output-buffered switches are difficult. In this paper, we study the problem of constructing scalable switches that have comparable performance (in the sense of 100 percent throughput and first-in first-out (FIFO) delivery of packets from the same flow) to output-buffered switches. For this, we propose a new concept, called quasi-output-buffered switch. Like an output-buffered switch, a quasi-output-buffered switch is a deterministic switch that achieves 100 percent throughput and delivers packets from the same flow in the FIFO order. Using the three-stage Clos network, we show that one can recursively construct a larger quasi-output-buffered switch with a set of smaller quasi-output-buffered switches. By recursively expanding the three-stage Clos network, we obtain a quasi-output-buffered switch with only 2times 2 switches. Such a switch is called a packet-pair switch in this paper as it always transmits packets in pairs. By computer simulations, we show that packet-pair switches have better delay performance than most load-balanced switches with comparable construction complexity.
机译:众所周知,输出缓冲交换机比其他交换机体系结构具有更好的性能。然而,输出缓冲交换机还遭受着臭名昭著的可伸缩性问题,并且直接构造大型输出缓冲交换机是困难的。在本文中,我们研究了构建具有可比性能的可伸缩交换机(从相同流中获取100%吞吐量和数据包的先进先出(FIFO)交付的意义)到输出缓冲交换机的问题。为此,我们提出了一个新概念,称为准输出缓冲开关。像输出缓冲交换机一样,准输出缓冲交换机是确定性交换机,可实现100%的吞吐量并以FIFO顺序从相同流中传递数据包。使用三级Clos网络,我们表明可以用一组较小的准输出缓冲开关来递归构造较大的准输出缓冲开关。通过递归扩展三级Clos网络,我们获得了只有2乘2的开关的准输出缓冲开关。这种交换机在本文中称为数据包对交换机,因为它始终成对传输数据包。通过计算机仿真,我们表明,与大多数负载均衡交换机相比,分组对交换机具有更好的延迟性能,并且具有复杂的结构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号