首页> 外文期刊>Nuclear Instruments & Methods in Physics Research >High efficiency readout circuits for large matrices of pixels
【24h】

High efficiency readout circuits for large matrices of pixels

机译:适用于大像素矩阵的高效读出电路

获取原文
获取原文并翻译 | 示例
       

摘要

In future collider experiments the increasing luminosity and center of mass energy are rising challenges in the research field of tracking systems where it is crucial to have very fast sensors with efficient readout in order to sustain the high particle flux. In this context we propose a high-efficiency digital readout architecture for large binary pixel matrices that is meant to cope with high hit-rates, up to 100 MHz/cm~2, foreseen in the innermost tracker layer of the new generation particle accelerators. We modelled and designed several readout circuits to be integrated in the periphery of hybrid detectors. In this work we focus on a particular solution, to be interconnected to a 200×256-pixel matrix covering an area of 1.3 cm~2. The hits are latched at pixel level, and the matrix provides a digital interface to the peripheral digital readout. The architecture is highly paralleled in order to reduce the pixels dead time introduced by readout which can be operated in data-push or triggered mode. In addition, a cluster compression algorithm, exploiting also the time sorted hit extraction, has been developed to reduce the output bandwidth. The architecture has been modelled in a hardware description language, to be synthesized in a net-list of foundry standard-cells. A Monte Carlo hit generator has been attached to simulations to evaluate the readout efficiency, both in data-push and triggered working mode. Simulation results will be presented, pointing out beside the efficiency results, the benefits introduced by the compression algorithm.
机译:在未来的对撞机实验中,日益增加的光度和质心在跟踪系统的研究领域中正面临着日益严峻的挑战,在跟踪系统的研究领域中,至关重要的是,必须具有非常快的传感器并具有有效的读数以维持高的粒子通量。在这种情况下,我们提出了一种适用于大型二进制像素矩阵的高效数字读出架构,旨在应对新一代粒子加速器最内层的跟踪器层中最高可达100 MHz / cm〜2的高命中率。我们对几种读出电路进行建模和设计,以将其集成在混合探测器的外围。在这项工作中,我们专注于一种特定的解决方案,该解决方案将与覆盖1.3 cm〜2的200×256像素矩阵互连。命中点被锁存在像素级,矩阵为外围数字读数提供了数字接口。该体系结构高度并行化,以减少可在数据推送或触发模式下运行的读数所引起的像素死区时间。另外,还开发了一种群集压缩算法,该算法还利用时间排序的命中提取,以减少输出带宽。该体系结构已用硬件描述语言建模,可以在铸造标准单元的网表中进行综合。蒙特卡洛命中发生器已附加到模拟中,以评估数据推送和触发工作模式下的读出效率。将给出仿真结果,并指出效率结果以及压缩算法带来的好处。

著录项

  • 来源
  • 作者单位

    Istituto Nazionak di Fisica Nucleare di Bologna, Italy,Universita degli studi di Bologna, Italy;

    Istituto Nazionak di Fisica Nucleare di Bologna, Italy;

    Istituto Nazionale di Fisica Nucleare di Pisa, Italy,Universita degli studi di Pisa, Italy;

    Istituto Nazionale di Fisica Nucleare di Pisa, Italy,Universita degli studi di Pisa, Italy;

    Istituto Nazionak di Fisica Nucleare di Bologna, Italy,Universita degli studi di Bologna, Italy;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    HEP; tracker; pixel detector; monolithic; fast readout; ASIC; VLSI;

    机译:HEP;追踪器像素检测器单片快速读出;ASIC;超大规模集成电路;
  • 入库时间 2022-08-18 00:48:07

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号