...
【24h】

Radiation-hard/high-speed parallel optical links

机译:辐射硬/高速并行光链路

获取原文
获取原文并翻译 | 示例

摘要

We have designed an ASIC for use in a parallel optical engine for a new layer of the ATLAS pixel detector in the initial phase of the LHC luminosity upgrade. The ASIC is a 12-channeI Vertical Cavity Surface Emitting Laser (VCSEL) array driver capable of operating up to 5 Gb/s per channel. The ASIC is designed using a 130 nm CMOS process to enhance the radiation-hardness. A scheme for redundancy has also been implemented to allow bypassing of a broken VCSEL. The ASIC also contains a power-on reset circuit that sets the ASIC to a default configuration with no signal steering. In addition, the bias and modulation currents of the individual channels are programmable. We have tested the ASIC and the performance up to 5 Gb/s is satisfactory. Furthermore, we are able to program the bias and modulation currents and to bypass a broken VCSEL channel. We are currently upgrading our design to allow operation at 10 Gb/s per channel yielding an aggregated bandwidth of 120 Gb/s. Preliminary results of the design will be presented.
机译:我们已经为LHC光度升级的初始阶段设计了一种用于并行光学引擎的ATLAS像素检测器新层的ASIC。 ASIC是一种12通道垂直腔表面发射激光器(VCSEL)阵列驱动器,每个通道的工作速度高达5 Gb / s。使用130 nm CMOS工艺设计ASIC,以提高辐射硬度。还实施了一种冗余方案,以允许旁路损坏的VCSEL。 ASIC还包含一个上电复位电路,该电路将ASIC设置为默认配置,而没有信号控制。此外,各个通道的偏置和调制电流是可编程的。我们已经测试了ASIC,性能高达5 Gb / s令人满意。此外,我们能够对偏置电流和调制电流进行编程,并绕过断开的VCSEL通道。我们目前正在升级我们的设计,以允许每个通道以10 Gb / s的速度运行,从而产生120 Gb / s的聚合带宽。将介绍设计的初步结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号