...
首页> 外文期刊>Nuclear Instruments & Methods in Physics Research. Section A, Accelerators, Spectrometers, Detectors and Associated Equipment >A pattern recognition mezzanine based on associative memory and FPGA technology for L1 track triggering at HL-LHC
【24h】

A pattern recognition mezzanine based on associative memory and FPGA technology for L1 track triggering at HL-LHC

机译:基于关联存储器和FPGA技术的模式识别夹层,用于HL-LHC的L1轨道触发

获取原文
获取原文并翻译 | 示例
           

摘要

The increase of luminosity at HL-LHC will require the introduction of tracker information at Level-1 trigger system for the experiments to maintain an acceptable trigger rate to select interesting events despite the one order of magnitude increase in the minimum bias interactions. To extract in the required latency the track information a dedicated hardware has to be used. We present the tests of a prototype system (Pattern Recognition Mezzanine) as core of pattern recognition and track fitting for HL-LHC ATLAS and CMS experiments, combining the power of both Associative Memory custom ASIC and modern Field Programmable Gate Array (FPGA) devices.
机译:HL-LHC的光度增加将需要在Level-1触发系统上引入跟踪器信息,以使实验保持可接受的触发率以选择有趣的事件,尽管最小偏差交互作用增加了一个数量级。为了提取所需的等待时间中的跟踪信息,必须使用专用硬件。我们结合了关联存储器定制ASIC和现代现场可编程门阵列(FPGA)的功能,介绍了原型系统(模式识别夹层)的测试,该系统作为模式识别和轨道拟合的核心,用于HL-LHC ATLAS和CMS实验。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号