...
首页> 外文期刊>Microwaves, Antennas & Propagation, IET >Digital signal processor against field programmable gate array implementations of space-code correlator beamformer for smart antennas
【24h】

Digital signal processor against field programmable gate array implementations of space-code correlator beamformer for smart antennas

机译:针对智能天线的空间码相关器波束形成器的现场可编程门阵列实现的数字信号处理器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Software radio implementations of beamformers on programmable processors such as digital signal processor (DSP) and field programmable gate array (FPGA) still remain as a challenge for the integration of smart antennas into existing wireless base stations for 3G systems. This study presents the comparison of DSP- and FPGA-based implementations of space-code correlator (SCC) beamformer, which is practical to use in CDMA2000 systems. Implementation methodology is demonstrated and results regarding beamforming accuracy, weight vector computation time (execution time) and resource utilisation are presented. The SCC algorithm is implemented on Texas Instruments (TI) TMS320C6713 floating-point digital signal processors (DSPs) and Xilinx''s VirtexIV family FPGA. In signal modelling, CDMA2000 reverse link format is employed. The results show that beamformer weights can be obtained within less than 10 ms via implementation on c6713 DSP with direction-of-arrival (DOA) search resolution of Α0 =2u000b0;, whereas it can be achieved within less than 25 ;C;s on VirtexIV FPGA for five-element uniform linear array (ULA). These results demonstrate that FPGA implementation achieves weight vector computation in much smaller time (nearly 500 times) as compared to DSP implementation in this study.
机译:在将智能天线集成到3G系统的现有无线基站中时,在诸如数字信号处理器(DSP)和现场可编程门阵列(FPGA)之类的可编程处理器上波束成形器的软件无线电实现仍然是一个挑战。这项研究比较了空间编码相关器(SCC)波束形成器基于DSP和FPGA的实现方式,在CDMA2000系统中很实用。演示了实现方法,并给出了有关波束成形精度,权向量计算时间(执行时间)和资源利用的结果。 SCC算法在德州仪器(TI)的TMS320C6713浮点数字信号处理器(DSP)和Xilinx的VirtexIV系列FPGA上实现。在信号建模中,采用了CDMA2000反向链路格式。结果表明,通过在到达方向(DOA)搜索分辨率为Α0= 2u000b0的c6713 DSP上实现,可以在不到10 ms的时间内获得波束成形器权重,而在25°C以下就可以实现波束形成器权重。 VirtexIV FPGA,用于五元素统一线性阵列(ULA)。这些结果表明,与本研究中的DSP实现相比,FPGA实现可在更短的时间内(近500倍)实现权重矢量计算。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号