...
首页> 外文期刊>IEEE microwave and wireless components letters >A 0.1–20 GHz Low-Power Self-Biased Resistive-Feedback LNA in 90 nm Digital CMOS
【24h】

A 0.1–20 GHz Low-Power Self-Biased Resistive-Feedback LNA in 90 nm Digital CMOS

机译:在90 nm数字CMOS中的0.1–20 GHz低功率自偏置电阻反馈LNA

获取原文
获取原文并翻译 | 示例

摘要

In this letter, a 0.1-20 GHz low-power low noise amplifier (LNA) is presented. A novel self-biased resistive- feedback topology is proposed. Two inductors inside the feedback loop and a shunt-peaking inductor are exploited to extend the bandwidth. A PMOSFET with inductive degeneration is chosen as the load to boost the gain while maintaining low noise figure (NF) at high frequencies. A source-degeneration inductor is also introduced at the input transistor to ensure good input matching and stability over the entire bandwidth. All inductors are small due to the presence of feedback. The LNA was fabricated using a digital 90 nm CMOS process with 12.7 dB peak power gain, 3.3 dB minimum NF, and - 1 dBm peak input-referred third-order intercept point (IIP3). With 12.6 mW power consumption and 0.12 mm2 active area, this wideband LNA may replace distributed amplifiers (DAs) in many applications.
机译:在这封信中,介绍了一种0.1-20 GHz低功率低噪声放大器(LNA)。提出了一种新颖的自偏置电阻反馈拓扑。反馈环路内部的两个电感器和一个并联峰值电感器被用来扩展带宽。选择具有电感性退化的PMOSFET作为负载,以提高增益,同时在高频下保持低噪声指数(NF)。在输入晶体管处还引入了一个源极退化电感器,以确保良好的输入匹配和整个带宽上的稳定性。由于存在反馈,所有电感器均很小。 LNA使用数字90 nm CMOS工艺制造,具有12.7 dB峰值功率增益,3.3 dB最小NF和-1 dBm峰值输入参考的三阶交调点(IIP3)。宽带LNA具有12.6 mW的功耗和0.12 mm 2 的有效面积,在许多应用中可以代替分布式放大器(DA)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号