...
首页> 外文期刊>Microprocessors and microsystems >Feasibility of FPGA accelerated IPsec on cloud
【24h】

Feasibility of FPGA accelerated IPsec on cloud

机译:FPGA在云上加速IPsec的可行性

获取原文
获取原文并翻译 | 示例
           

摘要

Hardware acceleration for famous VPN solution, IPsec, has been widely researched already. Still it is not fully covered and the increasing latency, throughput, and feature requirements need further evaluation. We propose an IPsec accelerator architecture in an FPGA and explain the details that need to be considered for a production ready design. This research considers the IPsec packet processing without IKE to be offloaded on an FPGA in an SDN network. Related work performance rates in 64 byte packet size for throughput is 1-2 Gbps with 0.2 ms latency in software, and 1-4 Gbps with unknown latencies for hardware solutions. Our proposed architecture is capable to host 1000 concurrent tunnels and have 10 Gbps throughput with only 10 ps latency in our test network. Therefore the proposed design is efficient even with voice or video encryption. The architecture is especially designed for data centers and locations with vast number of concurrent IPsec tunnels. The research confirms that FPGA based hardware acceleration increases performance and is feasible to integrate with the other server infrastructure. (C) 2019 Elsevier B.V. All rights reserved.
机译:著名的VPN解决方案IPsec的硬件加速已经得到了广泛的研究。仍然没有完全涵盖它,并且不断增加的延迟,吞吐量和功能要求还需要进一步评估。我们在FPGA中提出了IPsec加速器架构,并解释了生产就绪设计需要考虑的细节。这项研究认为,没有IKE的IPsec数据包处理将在SDN网络中的FPGA上卸载。在吞吐量方面,在64字节数据包大小下,相关的工作性能速率为1-2 Gbps(软件延迟为0.2 ms),而1-4 Gbps(未知延迟)则为硬件解决方案。我们提出的架构能够承载1000个并发隧道,并在我们的测试网络中具有10 Gbps的吞吐量,而延迟仅为10 ps。因此,即使使用语音或视频加密,所提出的设计也是有效的。该体系结构专为具有大量并发IPsec隧道的数据中心和位置而设计。该研究证实,基于FPGA的硬件加速可提高性能,并且与其他服务器基础架构集成是可行的。 (C)2019 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号